Embodiments described herein relate generally to a semiconductor light emitting device and a method for manufacturing the same.
There are many cases where a light emitting layer using a gallium nitride (GaN)-based material is formed on a sapphire substrate. In a flip chip mount-type device in which a p-side electrode and an n-side electrode are provided on the side opposite to the extraction surface of the light, the light is extracted from the GaN layer through the sapphire substrate into the air. The refractive indexes of the GaN layer, the sapphire substrate, and the air are 2.4, 1.8, and 1.0, respectively; and the refractive index of the medium changes in stages in the direction in which the light is extracted.
On the other hand, a structure has been proposed in which the sapphire substrate is removed to downsize and reduce the thickness of the device. In such a case, because there is no sapphire substrate, the refractive index of the medium changes greatly in the direction from the GaN layer toward the air; and the light extraction efficiency may decrease.
According to one embodiment, a semiconductor light emitting device includes a semiconductor layer, a p-side electrode, an n-side electrode, and an inorganic film. The semiconductor layer includes a first surface having an unevenness, a second surface opposite to the first surface, and a light emitting layer. The semiconductor layer includes gallium nitride. The p-side electrode is provided on the second surface in a region including the light emitting layer. The n-side electrode is provided on the second surface in a region not including the light emitting layer. The inorganic film is provided to conform to the unevenness of the first surface and in contact with the first surface. The inorganic film has main components of silicon and nitrogen. The inorganic film has a refractive index between a refractive index of the gallium nitride and a refractive index of air. An unevenness is formed also in a surface of the inorganic film.
Embodiments will now be described with reference to the drawings. Similar components in the drawings are marked with like reference numerals.
A region of a portion of a wafer including multiple semiconductor layers 15 (chips) is illustrated in the drawings that illustrate manufacturing processes.
The semiconductor light emitting device 10 includes the semiconductor layer 15. The semiconductor layer 15 includes a first surface 15a and a second surface opposite to the first surface 15a. Electrodes and interconnect layers are provided on the second surface side; and light is emitted to the outside mainly from the first surface 15a opposite to the second surface.
The semiconductor layer 15 includes a first semiconductor layer 11 and a second semiconductor layer 12. The first semiconductor layer 11 and the second semiconductor layer 12 include gallium nitride. The first semiconductor layer 11 includes, for example, a foundation buffer layer, an n-type layer, etc.; and the n-type layer functions as a lateral-direction path of current. The second semiconductor layer 12 includes a stacked structure in which a light emitting layer (an active layer) 13 is interposed between an n-type layer and a p-type layer.
The second surface side of the semiconductor layer 15 is patterned into an uneven configuration. A protrusion formed on the second surface side includes the light emitting layer 13. A p-side electrode 16 is provided on the top surface of the second semiconductor layer 12, i.e., the top surface of the protrusion. The p-side electrode 16 is provided in the region including the light emitting layer 13.
A region without the second semiconductor layer 12 including the light emitting layer 13 is provided beside the protrusion on the second surface side of the semiconductor layer 15; and an n-side electrode 17 is provided on the top surface of the first semiconductor layer 11 of the region. The n-side electrode 17 is provided in the region not including the light emitting layer 13.
On the second surface side of the semiconductor layer 15 as illustrated in
In one of the semiconductor layers 15 as illustrated in
A first insulating layer (hereinbelow called simply the insulating layer) 18 is provided on the second surface side of the semiconductor layer 15. The insulating layer 18 covers the semiconductor layer 15, the p-side electrode 16, and the n-side electrode 17. There are cases where another insulating film is provided (e.g., a silicon oxide film) between the insulating layer 18 and the semiconductor layer 15. The insulating layer 18 is, for example, a resin such as polyimide having excellent patternability of ultra-fine openings. Alternatively, an inorganic substance such as silicon oxide, silicon nitride, etc., may be used as the insulating layer 18.
The insulating layer 18 includes an interconnect surface 18c on the side opposite to the semiconductor layer 15. A p-side interconnect layer 21 and an n-side interconnect layer 22 are provided apart from each other on the interconnect surface 18c.
The p-side interconnect layer 21 is provided also inside a first via 18a made in the insulating layer 18 to reach the p-side electrode 16 and is electrically connected to the p-side electrode 16. It is not always necessary for the p-side interconnect layer 21 to be formed on the insulating layer 18. For example, a structure may be used in which the p-side interconnect layer 21 is provided only on the p-side electrode 16.
The n-side interconnect layer 22 is provided also inside a second via 18b made in the insulating layer 18 to reach the n-side electrode 17 and is electrically connected to the n-side electrode 17.
A p-side metal pillar 23 is provided on the surface of the p-side interconnect layer 21 on the side opposite to the p-side electrode 16. The p-side interconnect layer 21 and the p-side metal pillar 23 are included in the p-side interconnect unit of the embodiment.
An n-side metal pillar 24 is provided on the surface of the n-side interconnect layer 22 on the side opposite to the n-side electrode 17. The n-side interconnect layer 22 and the n-side metal pillar 24 are included in the n-side interconnect unit of the embodiment.
A resin layer 25 is provided as a second insulating layer on the interconnect surface 18c of the insulating layer 18. The resin layer 25 covers the p-side interconnect layer 21 and the n-side interconnect layer 22. The resin layer 25 is filled between the p-side metal pillar 23 and the n-side metal pillar 24 to cover the side surface of the p-side metal pillar 23 and the side surface of the n-side metal pillar 24.
The surface of the p-side metal pillar 23 on the side opposite to the p-side interconnect layer 21 functions as a p-side external terminal 23a. The surface of the n-side metal pillar 24 on the side opposite to the n-side interconnect layer 22 functions as an n-side external terminal 24a.
The p-side external terminal 23a and the n-side external terminal 24a are exposed from the insulating layer 18 and the resin layer 25 and are bonded to pads formed in the mounting substrate with a bonding agent such as solder, another metal, an electrically conductive material, etc.
The distance between the p-side external terminal 23a and the n-side external terminal 24a exposed at the same surface is greater than the distance between the p-side interconnect layer 21 and the n-side interconnect layer 22 on the interconnect surface 18c of the insulating layer 18. In other words, the p-side external terminal 23a and the n-side external terminal 24a are separated by a distance such that the p-side external terminal 23a and the n-side external terminal 24a are not shorted to each other by solder, etc., when mounting to the mounting substrate.
The planar size of the p-side interconnect layer 21 is larger than the planar size of the p-side external terminal 23a. The p-side interconnect layer 21 can be formed using a low-resistance metal such as, for example, copper. Therefore, it is possible to supply current to the second semiconductor layer 12 including the light emitting layer 13 with a more uniform distribution as the surface area of the p-side interconnect layer 21 increases. Further, the thermal conductivity of the p-side interconnect layer 21 also can be increased; and it is possible to efficiently release the heat of the second semiconductor layer 12.
The p-side electrode 16 spreads in a region including the light emitting layer 13. Accordingly, by connecting the p-side interconnect layer 21 to the p-side electrode 16 through multiple first vias 18a, the current distribution to the light emitting layer 13 can be improved; and the heat dissipation of the heat of the light emitting layer 13 also can be improved.
The surface area of the n-side interconnect layer 22 is greater than the surface area of the n-side electrode 17; and the contact area between the n-side interconnect layer 22 and the n-side metal pillar 24 is greater than the contact area between the n-side interconnect layer 22 and the n-side electrode 17. A portion of the n-side interconnect layer 22 extends over the interconnect surface 18c of the insulating layer 18 to an overlaying position under the light emitting layer 13.
Thereby, a wider lead electrode can be formed from the n-side electrode 17 provided in a narrow region not including the light emitting layer 13 via the first n-side interconnect layer 22 while obtaining a high light output due to the light emitting layer 13 being formed over a wide region.
The contact area between the p-side interconnect layer 21 and the p-side metal pillar 23 may be greater than or less than the contact area between the p-side interconnect layer 21 and the p-side electrode 16.
The first semiconductor layer 11 is electrically connected to the n-side metal pillar 24 including the n-side external terminal 24a via the n-side electrode 17 and the n-side interconnect layer 22. The second semiconductor layer 12 including the light emitting layer 13 is electrically connected to the p-side metal pillar 23 including the p-side external terminal 23a via the p-side electrode 16 and the p-side interconnect layer 21.
The p-side metal pillar 23 is thicker than the p-side interconnect layer 21; and the n-side metal pillar 24 is thicker than the n-side interconnect layer 22. The thicknesses of the p-side metal pillar 23, the n-side metal pillar 24, and the resin layer 25 are thicker than the semiconductor layer 15. Here, the thickness refers to the thickness in the vertical direction of
The thicknesses of the p-side metal pillar 23 and the n-side metal pillar 24 are thicker than the thickness of the stacked body including the semiconductor layer 15, the p-side electrode 16, the n-side electrode 17, and the insulating layer 18. The aspect ratio (the ratio of the thickness to the planar size) of each of the metal pillars 23 and 24 is not limited to being not less than 1; and the ratio thereof may be less than 1. In other words, the thicknesses of the metal pillars 23 and 24 may be less than the planar sizes thereof.
Accordingly, the semiconductor layer 15 can be stably supported by the p-side metal pillar 23, the n-side metal pillar 24, and the resin layer 25 and the mechanical strength of the semiconductor light emitting device 10 can be increased even without a substrate 5 described below which is used to form the semiconductor layer 15.
Copper, gold, nickel, silver, etc., can be used as the materials of the p-side interconnect layer 21, the n-side interconnect layer 22, the p-type metal pillar 23, and the n-side metal pillar 24. Of these, good thermal conductivity, high migration resistance, and excellent adhesion with insulating materials are obtained when copper is used.
The resin layer 25 reinforces the p-side metal pillar 23 and the n-side metal pillar 24. It is notable for the resin layer 25 to have a coefficient of thermal expansion near to or the same as that of the mounting substrate. Examples of such a resin layer 25 include, for example, an epoxy resin, a silicone resin, a fluorocarbon resin, etc.
The stress applied to the semiconductor layer 15 via solder, etc., in the state in which the semiconductor light emitting device 10 is mounted to the mounting substrate via the p-side external terminal 23a and the n-side external terminal 24a can be relieved by being absorbed by the p-side metal pillar 23 and the n-side metal pillar 24.
A micro unevenness is formed in the first surface 15a. The unevenness is formed by performing wet etching (frosting) on the first surface 15a using, for example, an alkaline solution. The height of the protrusions or the depth of the recesses of the unevenness is about 1.0 to 1.2 micrometers. By providing the unevenness in the first surface 15a, which is the main extraction surface of the light emitted from the light emitting layer 13, the light incident on the first surface 15a at various angles can be extracted outside the first surface 15a without undergoing total internal reflection.
An inorganic film 30 having main components of silicon (Si) and nitrogen (N) is formed on the first surface 15a. For example, a silicon oxynitride film (a SiON film), a silicon nitride film (a SiN film), etc., can be used as the inorganic film 30.
The inorganic film 30 has a refractive index between that of the gallium nitride used in the semiconductor layer 15 and that of air. The inorganic film 30 is a film having a refractive index of, for example, 1.5 to 2.4. The inorganic film 30 is transparent (transmissive) with respect to the light emitted from the light emitting layer 13.
The inorganic film 30 is provided to conform to the unevenness of the first surface 15a and does not fill the recesses of the unevenness of the first surface 15a. In other words, an unevenness reflecting the unevenness of the first surface 15a is formed also in the top surface of the inorganic film 30. The inorganic film 30 has a substantially same thickness on the first surface 15a.
The periphery of the semiconductor layer 15 is covered with the insulating layer 18. The insulating layer 18 includes a first surface facing the same direction (upward in
A phosphor layer 27 is provided on the inorganic film 30 as a transparent body transparent to the light emitted from the light emitting layer 13. A lens may be provided on the inorganic film 30 as the transparent body recited above. The phosphor layer 27 is filled also inside the recesses of the unevenness of the top surface of the inorganic film 30.
The phosphor layer 27 includes a transparent resin and phosphors dispersed in the transparent resin. The phosphor layer 27 is capable of absorbing the light emitted from the light emitting layer 13 and emitting a wavelength-converted light. Therefore, the semiconductor light emitting device 10 is capable of emitting a mixed light of the light from the light emitting layer 13 and the wavelength-converted light of the phosphor layer 27.
The transparent resin inside the phosphor layer 27 has a refractive index between the refractive index of the inorganic film 30 and the refractive index of air. The transparent resin is a resin having a refractive index of, for example, 1.4 to 1.6. For example, a resin having a refractive index of 1.53 may be used as the transparent resin recited above.
For example, white, lamp, etc., can be obtained as the mixed color of a blue light from the light emitting layer 13 and a yellow light which is the wavelength-converted light of the phosphor layer 27 in the case where the light emitting layer 13 is a GaN-based material and the phosphor is a yellow phosphor configured to emit the yellow light. The phosphor layer 27 may have a configuration including multiple types of phosphors (e.g., a red phosphor configured to emit red light and a green phosphor configured to emit green light).
The light emitted from the light emitting layer 13 is emitted to the outside by traveling mainly through the first semiconductor layer 11, the first surface 15a, the inorganic film 30, and the phosphor layer 27.
As described below, the substrate 5 used when forming the semiconductor layer 15 is removed from the first surface 15a. Therefore, the semiconductor light emitting device 10 can be thinner.
Then, in the embodiment, the inorganic film 30 having a refractive index between that of gallium nitride and that of air is provided on the first surface 15a including gallium nitride. Thereby, the light extraction efficiency can be increased by preventing large changes of the refractive index of the medium in the extraction direction of the light through the first surface 15a.
Results of a simulation of the light extraction efficiency showed that, compared to the case where only an unevenness is formed in the first surface 15a without providing the inorganic film 30, the light extraction efficiency was increased about 2% for a structure in which an unevenness having a height of the protrusions or a depth of the recesses of 1.0 to 1.2 micrometers was formed in the top surface of GaN (corresponding to the first surface 15a) having a refractive index of 2.48, a SiON film having a refractive index of 1.90 was formed with a film thickness of 200 nm as the inorganic film 30 to conform to the unevenness, and a resin having a refractive index of 1.41 was formed on the inorganic film 30.
The inorganic film 30 is formed to conform to the unevenness of the first surface 15a; and an unevenness is formed also in the top surface of the inorganic film 30. Therefore, the light incident on the first surface 15a at various angles can pass through the first surface 15a and the inorganic film 30 without undergoing total internal reflection.
Because the semiconductor layer 15 normally is thin at about several micrometers, cracks may occur when forming the unevenness in the first surface 15a, or peeling may occur between the semiconductor layer 15 and the insulating layer 18.
In the embodiment, the first surface 15a is coated with the inorganic film 30. Accordingly, the cracks occurring in the first surface 15a and the gap occurring due to the peeling from the insulating layer 18 can be covered with the inorganic film 30. Therefore, the phosphor layer 27, etc., can be formed on the first surface 15a with good adhesion without the occurrence of voids.
A method for manufacturing the semiconductor light emitting device 10 of the embodiment will now be described with reference to
The first semiconductor layer 11 is formed on the major surface of the substrate 5; and the second semiconductor layer 12 including the light emitting layer 13 is formed on the first semiconductor layer 11. Crystal growth of the first semiconductor layer 11 and the second semiconductor layer 12 including gallium nitride can be performed, for example, on a sapphire substrate using metal organic chemical vapor deposition (MOCVD).
The first semiconductor layer 11 includes a foundation buffer layer and an n-type GaN layer. The second semiconductor layer 12 includes the light emitting layer (the active layer) 13 and a p-type GaN layer. The light emitting layer 13 may include a substance configured to emit blue, violet, bluish-violet, and ultraviolet light, etc.
The surface of the first semiconductor layer 11 contacting the substrate 5 is the first surface 15a of the semiconductor layer 15; and the top surface of the second semiconductor layer 12 is a second surface 15b of the semiconductor layer 15.
Then, as illustrated in
The process of multiply separating the semiconductor layer 15 may be performed after the selective removal of the second semiconductor layer 12 or after the formation of the electrodes described below.
Then, as illustrated in
Continuing as illustrated in
The p-side electrode 16 and the n-side electrode 17 are formed using, for example, sputtering, vapor deposition, etc. Either one of the p-side electrode 16 and the n-side electrode 17 may be formed first; and the p-side electrode 16 and the n-side electrode 17 may be formed simultaneously from the same material.
The p-side electrode 16 includes, for example, silver, silver alloy, aluminum, aluminum alloy, etc., that are reflective with respect to the light emitted from the light emitting layer 13. A configuration including a metal protective film also may be used to prevent sulfidization and oxidization of the p-side electrode 16.
For example, a silicon nitride film or a silicon oxide film may be formed as a passivation film between the p-side electrode 16 and the n-side electrode 17 and on the end surface (the side surface) of the light emitting layer 13 by using chemical vapor deposition (CVD). Activation annealing, etc., are implemented if necessary to provide ohmic contact between the electrodes and the semiconductor layer.
Then, as illustrated in
An organic material such as, for example, photosensitive polyimide, benzocyclobutene, etc., can be used as the insulating layer 18. In such a case, the insulating layer 18 may be directly exposed and developed without using a resist. Alternatively, an inorganic film such as a silicon nitride film, a silicon oxide film, etc., may be used as the insulating layer 18. In the case of the inorganic film, the first via 18a and the second via 18b are made using etching after the resist is patterned.
Then, as illustrated in
The metal film 19 is formed using, for example, sputtering. The metal film 19 includes, for example, a stacked film of titanium (Ti) and copper (Cu) stacked in order from the insulating layer 18 side.
Then, as illustrated in
Thereby, as illustrated in
The p-side interconnect layer 21 is formed also inside the first via 18a and is electrically connected to the p-side electrode 16 via the metal film 19. The n-side interconnect layer 22 is formed also inside the second via 18b and is electrically connected to the n-side electrode 17 via the metal film 19.
The p-side interconnect layer 21 can be proximal to the n-side interconnect layer 22 to the limitations of the processes; and the surface area of the p-side interconnect layer 21 can be increased. As a result, the p-side interconnect layer 21 and the p-side electrode 16 can be connected through the multiple first vias 18a; and the current distribution and the heat dissipation can be improved.
The resist 41 used in the plating of the p-side interconnect layer 21 and the n-side interconnect layer 22 is removed using a solvent or oxygen plasma.
Then, as illustrated in
Then, Cu electroplating is performed using the metal film 19 as a current path and by using the resist 42 as a mask. Thereby, as illustrated in
The p-side metal pillar 23 is formed on the surface of the p-side interconnect layer 21 inside the first opening 42a made in the resist 42. The n-side metal pillar 24 is formed on the surface of the n-side interconnect layer 22 inside the second opening 42b made in the resist 42. The p-side metal pillar 23 and the n-side metal pillar 24 are made of, for example, a copper material formed simultaneously using plating.
Then, the resist 42 is removed using, for example, a solvent or oxygen plasma (
Then, as illustrated in
The resin layer 25 is insulative. The resin layer 25 may be provided with a light-shielding property with respect to the light emitted from the light emitting layer by containing, for example, carbon black. The resin layer 25 may contain a powder that is reflective with respect to the light emitted from the light emitting layer.
Then, as illustrated in
When the laser light reaches the interface between the substrate 5 and the first semiconductor layer 11, the first semiconductor layer 11 proximal to the interface decomposes by absorbing the energy of the laser light. The first semiconductor layer 11 decomposes into gallium (Ga) and nitrogen gas. A micro gap is made between the substrate 5 and the first semiconductor layer 11 by the decomposition reaction; and the substrate 5 and the first semiconductor layer 11 separate.
The irradiation of the laser light is performed over the entire wafer by performing multiply for every set region; and the substrate 5 is removed.
Because the stacked body described above formed on the major surface of the substrate 5 is reinforced by the thick resin layer 25, it is possible to maintain the wafer state even in the case where there is no substrate 5. The resin layer 25 and the metals included in the interconnect layers and the metal pillars are materials more flexible than the semiconductor layer 15. Therefore, destruction of the device can be avoided even in the case where the large internal stress generated in the epitaxial process that forms the semiconductor layer 15 on the substrate 5 is relieved all at once when peeling the substrate 5.
The first surface 15a of the semiconductor layer 15, from which the substrate 5 is removed, is cleaned. For example, the gallium (Ga) adhered to the first surface 15a is removed using dilute hydrofluoric acid, etc.
Subsequently, wet etching is performed on the first surface 15a using, for example, a KOH (potassium hydroxide) aqueous solution, TMAH (tetramethylammonium hydroxide), etc. Thereby, an unevenness is formed in the first surface 15a due to the difference of the etching rates that depend on the crystal plane orientation (
Alternatively, the unevenness may be formed in the first surface 15a by performing etching after the patterning using the resist. The light extraction efficiency can be increased by the unevenness being formed in the first surface 15a.
Then, as illustrated in
The inorganic film 30 is formed to conform to the unevenness of the first surface 15a as described above and does not fill the recesses of the unevenness. Thus, for example, CVD can be used as the method for forming the inorganic film 30. It is notable for the inorganic film 30 to be formed using, for example, plasma CVD at not more than 250 degrees C. when considering the heat resistance of the resin portion.
Then, as illustrated in
The phosphor layer 27 can be formed by, for example, supplying a liquid transparent resin in which phosphor particles are dispersed using a method such as printing, potting, molding, compression molding, etc., and by subsequent thermal curing. The transparent resin is transmissive with respect to the light emitted from the light emitting layer and the light emitted by the phosphor and may include a material such as, for example, a silicone resin, an acrylic resin, a phenyl resin, liquid glass, etc.
Then, the p-side external terminal 23a and the n-side external terminal 24a are exposed as illustrated in
Subsequently, singulation into the multiple semiconductor light emitting devices 10 is performed by cutting the phosphor layer 27, the insulating layer 18, and the resin layer 25 at the positions of the dicing regions d1 and d2 formed in a lattice configuration. For example, the cutting is performed using a dicing blade. Alternatively, the cutting may be performed using laser irradiation. For example, the cutting is performed from the resin layer 25 side in the state of being adhered to a dicing tape with the phosphor layer 27 on the lower side.
The substrate 5 is already removed when dicing. Further, damage to the semiconductor layer 15 when dicing can be avoided because the semiconductor layer 15 does not exist in the dicing regions d1 and d2. After the singulation, a structure is obtained in which the end portion (the side surface) of the semiconductor layer 15 is protected by being covered with the resin.
The singulated semiconductor light emitting device 10 may have a single-chip structure including one semiconductor layer 15 and may have a multi-chip structure including multiple semiconductor layers 15.
Because each of the processes described above until the dicing can be performed collectively in the wafer state, it is unnecessary to perform the interconnects and the packaging for every singulated individual device; and it becomes possible to drastically reduce the production costs. In other words, the interconnects and the packaging are already complete in the singulated state. Therefore, the productivity can be increased; and as a result, price reductions become easy.
As illustrated in
The p-side interconnect layer 21 and the n-side interconnect layer 22 may be bonded to the pads of the mounting substrate without providing the p-side metal pillar 23 and the n-side metal pillar 24. Alternatively, the p-side electrode 16 and the n-side electrode 17 may be bonded to the pads of the mounting substrate without providing the p-side interconnect layer 21 and the n-side interconnect layer 22. The p-side metal pillar 23 and the n-side metal pillar 24 may be connected to the p-side electrode 16 and the n-side electrode 17 respectively without providing the p-side interconnect layer 21 and the n-side interconnect layer 22.
The red phosphor layer, the yellow phosphor layer, the green phosphor layer, and the blue phosphor layer described below can be used as the phosphor layer described above.
The red phosphor layer can contain, for example, a nitride-based phosphor of CaAlSiN3:Eu or a SiAlON-based phosphor.
In the case where a SiAlON-based phosphor is used,
(M1-x,Rx)a1AlSib1Oc1Nd1 Compositional Formula (1)
can be used (where M is at least one type of metal element excluding Si and Al, and it is notable for M to be at least one selected from Ca and Sr; R is a light emission center element, and it is notable for R to be Eu; and x, a1, b1, c1, and d1 satisfy the following relationships: x is larger than 0 and 1 or less, a1 is larger than 0.6 and less than 0.95, b1 is larger than 2 and less than 3.9, c1 is larger than 0.25 and less than 0.45, and d1 is larger than 4 and less than 5.7).
By using the SiAlON-based phosphor of Compositional Formula (1), the temperature characteristics of the wavelength conversion efficiency can be improved; and the efficiency in the high current density region can be increased further.
The yellow phosphor layer can contain, for example, a silicate-based phosphor of (Sr,Ca,Ba)2SiO4:Eu.
The green phosphor layer can contain, for example, a halophosphate-based phosphor of (Ba,Ca,Mg)10(PO4)6Cl2:Eu or a SiAlON-based phosphor.
In the case where a SiAlON-based phosphor is used,
(M1-x,Rx)a2AlSib2Oc2Nd2 Compositional Formula (2)
can be used (where M is at least one type of metal element excluding Si and Al, and it is notable for M to be at least one selected from Ca and Sr; R is a light emission center element, and it is notable for R to be Eu; and x, a2, b2, c2, and d2 satisfy the following relationships: x is larger than 0 and 1 or less, a2 is larger than 0.93 and less than 1.3, b2 is larger than 4.0 and less than 5.8, c2 is larger than 0.6 and less than 1, and d2 is larger than 6 and less than 11).
By using the SiAlON-based phosphor of Compositional Formula (2), the temperature characteristics of the wavelength conversion efficiency can be improved; and the efficiency in the high current density region can be increased further.
The blue phosphor layer can contain, for example, an oxide-based phosphor of BaMgAl10O17:Eu.
Number | Date | Country | Kind |
---|---|---|---|
2011-056438 | Mar 2011 | JP | national |
This is a continuation application of International Application PCT/JP2011/005228, filed on Sep. 15, 2011; the entire contents of which are incorporated herein by reference. This application also claims priority to Japanese Application No. 2011-056438, filed on Mar. 15, 2011. The entire contents of each are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
7208772 | Lee et al. | Apr 2007 | B2 |
7388232 | Suehiro et al. | Jun 2008 | B2 |
8049330 | Tain et al. | Nov 2011 | B2 |
8110421 | Sugizaki et al. | Feb 2012 | B2 |
8129743 | Suehiro et al. | Mar 2012 | B2 |
8148183 | Hamasaki et al. | Apr 2012 | B2 |
8278676 | Kojima et al. | Oct 2012 | B2 |
8288843 | Kojima et al. | Oct 2012 | B2 |
8319246 | Sugizaki et al. | Nov 2012 | B2 |
8350285 | Sugizaki et al. | Jan 2013 | B2 |
8367523 | Sugizaki et al. | Feb 2013 | B2 |
8368089 | Kojima et al. | Feb 2013 | B2 |
8373192 | Sugizaki et al. | Feb 2013 | B2 |
8377726 | Kojima et al. | Feb 2013 | B2 |
8378377 | Sugizaki et al. | Feb 2013 | B2 |
8436378 | Kojima et al. | May 2013 | B2 |
8445916 | Kojima et al. | May 2013 | B2 |
8502260 | Sugizaki et al. | Aug 2013 | B2 |
20050093008 | Suehiro et al. | May 2005 | A1 |
20050141240 | Hata et al. | Jun 2005 | A1 |
20100140640 | Shimokawa et al. | Jun 2010 | A1 |
20100264443 | Wakai et al. | Oct 2010 | A1 |
20110204396 | Akimoto et al. | Aug 2011 | A1 |
20110220931 | Kojima et al. | Sep 2011 | A1 |
20110284910 | Iduka et al. | Nov 2011 | A1 |
20110291148 | Sugizaki et al. | Dec 2011 | A1 |
20110297965 | Akimoto et al. | Dec 2011 | A1 |
20110297980 | Sugizaki et al. | Dec 2011 | A1 |
20110297995 | Akimoto et al. | Dec 2011 | A1 |
20110298001 | Akimoto et al. | Dec 2011 | A1 |
20110300651 | Kojima et al. | Dec 2011 | A1 |
Number | Date | Country |
---|---|---|
1947222 | Apr 2007 | CN |
2000-244012 | Sep 2000 | JP |
2002-118293 | Apr 2002 | JP |
2006-5369 | Jan 2006 | JP |
2006-41479 | Feb 2006 | JP |
2010-165754 | Jul 2010 | JP |
2010-251807 | Nov 2010 | JP |
10-0999779 | Dec 2010 | KR |
Entry |
---|
International Search Report issued on Jan. 23, 2012 for PCT/JP2011/005228 filed on Sep. 15, 2011 in English. |
Office Action issued Mar. 19, 2014, in Japanese Patent Application No. 2011-056438 (with English-language translation). |
Combined Office Action and Search Report issued on Feb. 24, 2014 in Taiwanese Patent Application No. 100133954 (with English translation). |
Korean Office Action issued Aug. 20, 2014, in Korea Patent Application No. 10-2013-7023265 (with English translation). |
Number | Date | Country | |
---|---|---|---|
20130334539 A1 | Dec 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/JP2011/005228 | Sep 2011 | US |
Child | 13968881 | US |