Claims
- 1. A semiconductor memory comprising:a control gate electrode formed over a first active region of a semiconductor substrate with a control gate insulating film interposed between the first active region and the control gate electrode; a floating gate electrode formed adjacent to a side face of the control gate electrode and over the first active region, a capacitive insulating film being interposed between the side face of the control gate electrode and the floating gate electrode, a tunnel insulating film being interposed between the first active region and the floating gate electrode; first source/drain regions defined in parts of the first active region beside the control and floating gate electrodes, respectively; a gate electrode formed over a second active region of the substrate with a gate insulating film interposed between the second active region and the gate electrode, the second active region being electrically isolated from the first active region; and second source/drain regions defined in respective parts of the second active region beside the gate electrode, wherein the first and second source/drain regions and the gate electrode have their upper surface covered with a metal silicide film, and the control gate electrode and the floating gate electrode do not have their upper surface covered with a metal silicide film.
- 2. The memory of claim 1, wherein the substrate has a step under the floating gate electrode, the step being covered with the floating gate electrode.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 2000-262160 |
Aug 2000 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/942,948 filed Aug. 31, 2001 now U.S. Pat. No. 6,558,997.
US Referenced Citations (9)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 11-251527 |
Sep 1999 |
JP |