Claims
- 1. A method of conducting a screening test on a semiconductor memory device formed on a semiconductor wafer, said semiconductor memory device comprising pairs of bit lines; a plurality of memory cells connected to each pair of bit lines; a plurality of word lines for selecting the memory cells; first and second complementary dummy word lines: first capacitors, each connected between said first dummy word line and one bit line of each of said bit line pairs; second capacitors, each connected between said second dummy word line and the other bit line of each of said bit line pairs; and a dummy word line potential control circuit including a dummy word line drive mode determining circuit for determining a dummy word line drive mode from a plurality of prearranged dummy word line drive modes and a dummy word line drive circuit for driving said dummy word lines in the dummy word line drive mode determined by said dummy word line drive mode determining circuit; said method comprising the steps of:applying a control signal to a pad formed on said semiconductor wafer so that said dummy word line potential drive control circuit changes a potential of a terminal of the first and second capacitors as data are read out of said memory cells to forcibly reduce a difference in voltage on said bit line pairs while data are being read out of the memory cells; and detecting memory cells having a read-out margin too small to produce a sufficient difference in potential on said bit line pairs, such that said detected memory cells may be rejected: ,wherein said screening test is carried out while said semiconductor device is in a wafer state, and said potentials of said terminals of said first and second capacitors are independently varied.
- 2. A method of conducting a screening test on a semiconductor memory formed on a semiconductor wafer and having memory cells arranged in an array, the memory cells in respective columns of said array being selectively connected to a corresponding one of a plurality of bit lines pairs, said method comprising the steps of:applying a control signal to a pad formed on said semiconductor wafer as data are read out of said memory cells of said memory cell array to forcibly reduce a difference in voltages on the bit line pairs of said memory cell array while data are being read out of the memory cells of said memory cell array; and detecting memory cells in said memory cell array having a read-out margin too small to produce a sufficient difference in potential on said bit line pairs, such that detected memory cells may be rejected; wherein the difference of voltages on the bit line pairs appearing at the time of reading data out of said memory cells is forcibly varied by applying a control signal to the pad to change the potential of a terminal of a first and second capacitor, said first capacitor connecting one bit line of one of said bit line pairs and a first dummy word line of said memory cell array, said second capacitor connecting the other bit line of said one of said bit line pairs and a second dummy word line of said memory cell array; wherein said screening test is carded out while said semiconductor memory is in a wafer state; and wherein said potentials of said terminals of said first and second capacitors are independently varied.
- 3. A method of conducting a screening test on a semiconductor memory formed on a semiconductor wafer and having memory cells arranged in an array, the memory cells in respective columns of said array being selectively connected to a corresponding one of a plurality of bit lines pairs, said method comprising the steps of:applying a control signal to a pad formed on said semiconductor wafer as data are read out of said memory cells of said memory cell array to forcibly reduce a difference in voltages on the bit line pairs of said memory cell array while data are being read out of the memory cells of said memory cell array; and detecting memory cells in said memory cell array having a read-out margin too small to produce a sufficient difference in potential on said bit line pairs, such that detected memory cells may be rejected; wherein the difference in voltages on one bit line pair of said plurality of bit line pairs appearing at the time of reading data out of said memory cells is forcibly varied by applying a voltage to the pad to change the potential of writing data in a dummy cell connected between a bit line of said one bit line pair and a dummy word line of said memory cell array; wherein said screening test is carried out while said semiconductor memory is in a wafer state; and wherein said potential of writing data in said dummy cell is supplied from an external source, and said potential of writing data is varied.
- 4. A method of conducting a screening test on a semiconductor memory formed on a semiconductor wafer and having memory cells arranged in an array, the memory cells in respective columns of said array being selectively connected to a corresponding one of a plurality of bit lines pairs, said method comprising the steps of:applying a control signal to a pad formed on said semiconductor wafer as data are read out of said memory cells of said memory cell array to forcibly reduce a difference in voltages on the bit line pairs of said memory cell array while data are being read out of the memory cells of said memory cell array; and detecting memory cells in said memory cell array having a read-out margin too small to produce a sufficient difference in potential on said bit line pairs, such that detected memory cells may be rejected; wherein the difference in voltages on one bit line pair of said plurality of bit line pairs appearing at the time of reading data out of said memory cells is forcibly varied by applying a voltage to a pad to change the plate potential of the electric charge carrying capacitor connected between a bit line of said one bit line pair and a dummy word line of said memory cell array; wherein said screening test is carried out while said semiconductor memory is in a wafer state; and wherein the plate potential of said electric charge carrying capacitor is supplied from an external source, and the plate potential is varied.
- 5. A method of conducting a screening test on a semiconductor memory formed on a semiconductor wafer and having memory cells arranged in an array, the memory cells in respective columns of said array being selectively connected to a corresponding one of a plurality of bit lines pairs, said method comprising the steps of:applying a control signal to a pad formed on said semiconductor wafer as data are read out of said memory cells of said memory cell array to forcibly reduce a difference in voltages on the bit line pairs of said memory cell array while data are being read out of the memory cells or said memory cell array; and detecting memory cells in said memory cell array having a read-out margin too small to produce a sufficient difference in potential on said bit line pairs, such that detected memory cells may be rejected; wherein the difference in voltages on the bit line pairs appearing at the time of reading data out of said memory cells is forcibly varied by applying a voltage to the pad to change the precharge potential of the bit lines of said memory cell array; wherein said screening test is carried out while said semiconductor memory is in a wafer state; and wherein said bit line pre-charge potential is supplied from an external source, and said pre-charge potential of each of said bit lines of the bit line pairs is independently varied.
- 6. A method of conducting a screening test on a semiconductor memory device formed on a semiconductor wafer and having a plurality of bit line pairs; a plurality of memory cells, each memory cell connected to a corresponding one of said bit line pairs; a plurality of word lines for selecting said memory cells; a plurality of dummy cells, each dummy cell connected to a corresponding one of said bit line pairs; a dummy word line for selecting said dummy cells; a pad supplied with a write-in potential; and a write-in control circuit for controlling modes of writing the write-in potential supplied to said pad in said dummy cells, said method comprising the steps of: changing the write-in potential of said dummy cells by applying a different voltage to said pad in response to a read-out of “1” or “0” data stored in said memory cells, so that differences in potential appearing on said bit line pairs are forcibly varied to be small and difficult to read when “1” or “0” data stored in said memory cells is read out; and detecting memory cells having a read-out margin too small to produce sufficient differences in potential on said bit line pairs, such that detected memory cells may be rejected, wherein said screening test is conducted while said semiconductor memory device is in a wafer state.
- 7. A semiconductor memory device comprising:a plurality of bit line pairs: a plurality of memory cells, each memory cell connected to a corresponding one of said bit line pairs; a plurality of word lines for selecting said memory cells; a plurality of dummy cells, each dummy cell connected to a corresponding one of said bit line pairs; a dummy cell word line for selecting said dummy cells; a pad supplied with an arbitrary write-in potential; and a write-in control circuit for controlling modes of writing the arbitrary write-in potential supplied to said pad in said dummy cells, wherein said pad is supplied with a potential for reducing differences in potential appearing on said bit line pairs at the time of reading out data stored in said memory cells.
- 8. A method of conducting a screening test on a semiconductor memory device formed on a semiconductor wafer and having a plurality of bit line pairs; a plurality of memory cells, each memory cell connected to a corresponding one of said bit line pairs and each memory cell having a capacitor for maintaining electric charge; a plurality of word lines for selecting said memory cells; a pad supplied with a random potential; and a supplying circuit for supplying a potential supplied to said pad to plates of said capacitors for maintaining the electric charges thereof,said method comprising the steps of: supplying a first potential to said pad while writing “1” data in said memory cells and supplying a second potential to said pad while writing “0” data in said memory cells; supplying a potential higher than the first potential to said pad as “1” data is read out of said memory cell, and supplying a potential lower than the second potential to said pad as “0” data is read out of said memory cells, so that differences in potential appearing on said bit line pairs is reduced while “1” or “0” data stored in said memory cells is read out; and detecting memory cells having a read-out margin too small to produce sufficient differences in potential on said bit line pairs, such that detected memory cells may be rejected, wherein said screening test is conducted while said semiconductor memory device is in a wafer state.
- 9. A semiconductor memory device comprising:a plurality of bit line pairs: a plurality of memory cells, each memory cell connected to a corresponding one of said bit line pairs and each memory cell having a capacitor for maintaining an electric charge; a plurality of word lines for selecting said memory cells; a pad supplied with a potential; and a supply circuit for supplying the potential supplied to said pad to plates of said capacitors for maintaining the electric charges thereof, wherein a first potential is supplied to said pad as “1” data is written in said memory cells, a potential higher than the first potential is supplied to said pad as “1” data is read out of said memory cells, a second potential is supplied to said pad as “0” data is written in said memory cells; and a potential lower than the second potential is supplied to said pad as “0” data is read out of said memory cells.
Priority Claims (2)
Number |
Date |
Country |
Kind |
3-304335 |
Nov 1991 |
JP |
|
3-304343 |
Nov 1991 |
JP |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/311,006, filed Sep. 23, 1994, abandoned which is a divisional of application Ser. No. 07/978,883, filed Nov. 19, 1992 U.S. Pat. No. 5,377,152.
US Referenced Citations (7)
Foreign Referenced Citations (7)
Number |
Date |
Country |
268401 |
May 1988 |
EP |
59-198594 |
Nov 1984 |
JP |
62-252598 |
Nov 1987 |
JP |
1-150300 |
Jun 1989 |
JP |
2-3148 |
Jan 1990 |
JP |
3-46188 |
Feb 1991 |
JP |
3-253000 |
Nov 1991 |
JP |
Non-Patent Literature Citations (4)
Entry |
European Patent Office Communication dated Jun. 26, 1995 with European Search Report dated Jun. 13, 1995 attached.* |
IBM Technical Disclosure Bulletine, vol. 27, No. 6 Nov. 1984, pp 3469-3470.* |
IBM Technical Disclosure Bulletine, vol. 28, No. 11 Apr. 1986, pp 4792-4793.* |
Patent Abstract of Japan, vol. 12, No. 19 (P-657) Jan. 21, 1988, Publication No. JP62173699. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
08/523741 |
Sep 1995 |
US |
Child |
09/108266 |
|
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
08/311006 |
Sep 1994 |
US |
Child |
08/523741 |
|
US |
Reissues (1)
|
Number |
Date |
Country |
Parent |
08/523741 |
Sep 1995 |
US |
Child |
09/108266 |
|
US |