Number | Date | Country | Kind |
---|---|---|---|
101 11 498 | Mar 2001 | DE |
This application is a continuation of copending International Application No. PCT/DE02/00788, filed Mar. 5, 2002, which designated the United States and was not published in English.
Number | Name | Date | Kind |
---|---|---|---|
5360758 | Bronner et al. | Nov 1994 | A |
5670805 | Hammerl et al. | Sep 1997 | A |
5744386 | Kenney | Apr 1998 | A |
5827765 | Stengl et al. | Oct 1998 | A |
6509599 | Wurster et al. | Jan 2003 | B1 |
6566177 | Radens et al. | May 2003 | B1 |
20030168690 | Karcher et al. | Sep 2003 | A1 |
Number | Date | Country |
---|---|---|
196 20 625 | Oct 1997 | DE |
100 45 694 | Apr 2002 | DE |
0 971 414 | Jan 2000 | EP |
0035006 | Jun 2000 | WO |
Entry |
---|
L. Nesbit et al.: “A 0.6 μm2 256Mb Trench DRAM Cell With Self-Aligned BuriEd STrap (BEST)”, IEDM 1993, pp. 627-630. |
G. Bronner et al.: “A Fully planarized 0.25μm CMOS Technology for 256Mbit DRAM and Beyond”, 1995 Symposium on VLSI Technology Digest of technical Papers, Kyoto, Japan, pp. 15-16. |
Stanley Wolf: “Silicon Processing For The VLSI Era—vol. 2: Process Integration”, Lattice Press, Sunset Beach, California, cover page only. |
D. Widmann et al.: “Technologie hochintegrierter Schaltungen”, Springer Verlag, Heidelberg, Germany, 2nd ed., cover page only. |
U. Gruening et al.: A Novel Trench DRAM Cell with a VERtIcal Access Transistor and BuriEd Strap (VERI Best) for 4Gb/16Gb, IEEE, 1999, 4 pp. |
Number | Date | Country | |
---|---|---|---|
Parent | PCT/DE02/00788 | Mar 2002 | US |
Child | 10/657928 | US |