Claims
- 1. A semiconductor memory device comprising:
an element-isolating film formed in a surface of a semiconductor substrate to define an element region; a transistor formed in said element region, and having a gate electrode and source and drain regions, said gate electrode including a gate conductive layer; a first interlayer insulating film formed on said element-isolating film; a first contact hole formed so that one of said source and drain regions and a portion of said element-isolating film are exposed; a plurality of second contact holes formed so that the other of said source and drain regions is exposed and said first contact hole is arranged between said plurality of second contact holes, when said second contact holes, said first contact hole and said gate electrode are viewed in a plan view; a first conductive film formed in said first contact hole, and contacting said one of said source and drain regions and said portion of said element-isolating film, the first conductive film being adjacent to said gate electrode of said transistor; a second conductive film formed in said second contact holes, and contacting said other of said source and drain regions; a second interlayer insulating film formed above said first interlayer insulating film, said gate electrode, and said first conductive film; a bit line contact hole formed in said second interlayer insulating film, the bit line contact hole opening to a portion of said first conductive film above said element-isolating film; and a bit line layer formed on said second interlayer insulating film, and electrically connected to said portion of said first conductive film through said bit line contact hole.
- 2. The semiconductor memory device according to claim 1, wherein said gate electrode is formed on said element region and extends onto said element-isolating film.
- 3. The semiconductor memory device according to claim 1, wherein said first conductive film comprises polysilicon.
- 4. The semiconductor memory device according to claim 1, wherein said first contact hole and said second contact holes are formed in said first interlayer insulating film.
- 5. The semiconductor memory device according to claim 4, wherein said second conductive film comprises polysilicon.
- 6. The semiconductor memory device according to claim 4, further comprising:
a third interlayer insulating film formed on said second interlayer insulating film and said bit line layer; a third contact hole formed so that said second conductive film is exposed; and an electrode layer formed on said third interlayer insulating film, and contacting said second conductive film through said third contact hole.
- 7. The semiconductor memory device according to claim 6, further comprising:
a capacitor insulating film formed on said electrode layer; and a plate electrode layer formed on said capacitor insulating film.
- 8. The semiconductor memory device according to claim 1, wherein said gate electrode further comprises a gate insulating film formed on said element region, said gate conductive layer extending over said gate insulating film, said gate protecting film including a protective film formed on an upper surface of said gate conductive layer and a protective film formed on a side surface of said gate conductive layer.
- 9. The semiconductor memory device according to claim 1, wherein said element-isolating film comprises an oxide film provided in a shallow trench formed in said semiconductor substrate.
- 10. The semiconductor memory device according to claim 1, wherein an upper surface of said first conductive film, an upper surface of said gate electrode and an upper surface of said first interlayer insulating film are coplanar.
- 11. A semiconductor memory device comprising:
an element-isolating film formed in a surface of a semiconductor substrate to define an element region; a transistor formed in said element region, and having a gate electrode and source and drain regions, said gate electrode including a gate conductive layer; a first interlayer insulating film formed on said element-isolating film; a first contact hole formed so that one of said source and drain regions and a portion of said element-isolating film are exposed; a second contact hole formed so that the other of said source and drain regions is exposed; a first conductive film formed in said first contact hole, and contacting said one of said source and drain regions and said portion of said element-isolating film, the first conductive film being adjacent to said gate electrode of said transistor; a second conductive film formed in said second contact hole, and contacting said other of said source and drain regions; a second interlayer insulating film formed above said first interlayer insulating film, said gate electrode, and said first conductive film; a bit line contact hole formed in said second interlayer insulating film, the bit line contact hole opening to a portion of said first conductive film above said element-isolating film; and a bit line layer formed on said second interlayer insulating film, and electrically connected to said portion of said first conductive film through said bit line contact hole.
- 12. A semiconductor memory device comprising:
an element-isolating film formed in a surface of a semiconductor substrate to define an element region; a transistor formed in said element region, and having a gate electrode and source and drain regions, said gate electrode including a gate conductive layer; a first interlayer insulating film formed on said element-isolating film; a first contact hole formed so that one of said source and drain regions and a portion of said element-isolating film are exposed; a second contact hole formed so that the other of said source and drain regions is exposed, wherein said second contact hole is arranged in a straight line with said first contact hole and said gate electrode when said second contact hole, said first contact hole and said gate electrode are viewed in a plan view; a first conductive film formed in said first contact hole, and contacting said one of said source and drain regions and said portion of said element-isolating film, the first conductive film being adjacent to said gate electrode of said transistor; a second conductive film formed in said second contact hole, and contacting said other of said source and drain regions; a second interlayer insulating film formed above said first interlayer insulating film, said gate electrode, and said first conductive film; a bit line contact hole formed in said second interlayer insulating film, the bit line contact hole opening to a portion of said first conductive film above said element-isolating film; and a bit line layer formed on said second interlayer insulating film, and electrically connected to said portion of said first conductive film through said bit line contact hole.
- 13. The semiconductor memory device according to claim 12, wherein said gate electrode is formed on said element region and extends onto said element-isolating film.
- 14. The semiconductor memory device according to claim 12, wherein said first conductive film comprises polysilicon.
- 15. The semiconductor memory device according to claim 12, wherein said first contact hole and said second contact hole are formed in said first interlayer insulating film.
- 16. The semiconductor memory device according to claim 15, wherein said second conductive film comprises polysilicon.
- 17. The semiconductor memory device according to claim 15, further comprising:
a third interlayer insulating film formed on said second interlayer insulating film and said bit line layer; a third contact hole formed so that said second conductive film is exposed; and an electrode layer formed on said third interlayer insulating film, and contacting said second conductive film through said third contact hole.
- 18. The semiconductor memory device according to claim 17, further comprising:
a capacitor insulating film formed on said electrode layer; and a plate electrode layer formed on said capacitor insulating film.
- 19. The semiconductor memory device according to claim 12, wherein said gate electrode further comprises a gate insulating film formed on said element region, said gate conductive layer extending over said gate insulating film, said gate protecting film including a protective film formed on an upper surface of said gate conductive layer and a protective film formed on a side surface of said gate conductive layer.
- 20. The semiconductor memory device according to claim 12, wherein said element-isolating film comprises an oxide film provided in a shallow trench formed in said semiconductor substrate.
- 21. The semiconductor memory device according to claim 12, wherein an upper surface of said first conductive film, an upper surface of said gate electrode and an upper surface of said first interlayer insulating film are coplanar.
Priority Claims (2)
Number |
Date |
Country |
Kind |
7-185257 |
Jul 1995 |
JP |
|
7-262633 |
Oct 1995 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. Ser. No. 09/388,937, filed Sep. 2, 1999 which is a continuation of U.S. Ser. No. 08/684,059 (U.S. Pat. No. 5,977,583), filed Jul. 19, 1996 which claims priority under 35 U.S.C. § 119 to Japanese patent application Nos. 7-262633, filed Oct. 11, 1995 and 7-185257, filed Jul. 21, 1995. The entire disclosures of the prior applications are hereby incorporated by reference herein.
Continuations (2)
|
Number |
Date |
Country |
Parent |
09388937 |
Sep 1999 |
US |
Child |
09909779 |
Jul 2001 |
US |
Parent |
08684059 |
Jul 1996 |
US |
Child |
09388937 |
Sep 1999 |
US |