Claims
- 1. A semiconductor memory device including a memory cell having a write/read transistor and a charge storage capacitor comprising:
- a semiconductor substrate formed of a material having a first conductivity type and first impurity concentration, said substrate having a main surface;
- a field oxide isolation film formed on said main surface for isolating semiconductor elements from each other;
- a pair of regions of a second conductivity type of said write/read transistor formed on said main surface, a first region of said pair of regions being connected with a bit line and the second region of said pair of regions being connected with one electrode of said charge storage capacitor;
- a gate formed on said main surface between said pair of regions of said write/read transistor; and
- a continuous buried layer of the first conductivity type formed to stop a particles having a second impurity concentration higher than said first impurity concentration of said substrate and being continuously formed in said substrate beneath said gate and said pair of regions of said write/read transistor as well as beneath said field oxide isolation film,
- wherein said continuous buried layer has a first peak position of impurity concentration beneath said field oxide isolation film and a second peak position of impurity concentration beneath said gate and said first region of said pair of regions, a first depth from said main surface to said first peak position being less than a second depth from said main surface to said second peak position, and
- said continuous buried layer has a lower surface arranged so that the entire lower surface is in contact with said substrate material.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-37482 |
Feb 1987 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/738,648, filed Jul. 31, 1991, now abandoned, which is a continuation of application Ser. No. 07/662,989, filed Feb. 28, 1991, now U.S. Pat. No. 5,047,818, which is a continuation of application Ser. No. 07/146,686, filed Jan. 20, 1988, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (5)
Number |
Date |
Country |
3642595 |
Jun 1987 |
DEX |
58-107667 |
Jun 1983 |
JPX |
60-154664 |
Aug 1985 |
JPX |
61-252658 |
Nov 1986 |
JPX |
62-208662 |
Sep 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Wordeman et al, "A Buried N-Grid For Protection Against Radiation Induced Charge Collection in Electronic Circuits", IEDM 81, pp. 40 to 43. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
738648 |
Jul 1991 |
|
Parent |
662989 |
Feb 1991 |
|
Parent |
146686 |
Jan 1988 |
|