Claims
- 1. A semiconductor memory device comprising:
- a memory cell array having random accessible memory cells disposed in a matrix form, said memory cell array including first memory cell arrays and second memory cell arrays alternately disposed in a column direction, said first and second memory cell arrays being divided in accordance with a column address;
- a data register unit for storing one row of data of said memory cell array, said data register unit being serially accessed by an external circuit, said data register unit having first data registers and second data registers alternately disposed in the column direction; and
- a data transfer gate unit including a plurality of data transfer gates for controlling data transfer between said memory cell array and said data register unit, each of said plurality of data transfer gates comprising a gate directly for connecting each of said first memory cell arrays to each of said first data registers, and a gate directly for connecting each of said second memory arrays to each of said second data registers, and further comprising a gate directly for connecting each of said first memory cell arrays to each of said second data registers, and a gate directly for connecting each of said second memory cell arrays to each of said first data registers, so as to allow continuous data transfer relative to said first or second memory cell array.
- 2. A semiconductor memory device according to claim 1, wherein, each of said plurality of data transfer gates comprising a pair of gates in a first bit line pair connecting each of said first memory cell arrays and each of said first data registers, a pair of gates provided in a second bit line pair connecting each of said second memory cell arrays and each of said second data registers, a pair of gates between each of said first memory cell arrays and each of said second data registers, and a pair of gates provided between each of said second memory cell arrays and each of said first data registers, so as to allow continuous data transfer relative to said first or second memory cell array.
- 3. A semiconductor memory device comprising:
- a memory cell array having random accessible memory cells disposed in a matrix form, said memory cell array including first memory cell arrays and second memory cell arrays alternately disposed in a column direction, said first and second memory cell arrays being divided in accordance with a column address;
- a data register unit for storing one row of data of said memory cell array, said data register unit being serially accessed by an external circuit, said data register unit having first data registers and second data registers alternately disposed in the column direction;
- a data transfer gate unit including a plurality of data transfer gates for controlling data transfer between said memory cell array and said data register unit, each of said plurality of data transfer gates comprising a first gate for connecting each of said first memory cell arrays to each of said first data registers, and a second gate for connecting each of said second memory arrays to each of said second data registers, and further comprising a third gate for connecting each of said first memory cell arrays to each of said second data registers, and a fourth gate for connecting each of said second memory cell arrays to each of said first data registers, so as to allow continuous data transfer relative to said first or second memory cell array;
- wherein, when said first and second gates are open at the same time data are transferred between said first memory cell arrays and said first data registers and data are transferred between said second memory cell arrays and said second data registers, and when said third and fourth gates are open at the same time data are transferred between said first memory cell arrays and said second data registers and data are transferred between said second memory cell arrays and said first registers.
- 4. The semiconductor memory device according to claim 3, wherein said first gate has a pair of gates provided between a first bit line pair connecting each of said first memory cell arrays and each of said first data registers, said second gate having a pair of gates provided between a second bit line pair connecting each of said second memory cell arrays and each of said second data registers, said third gate having a pair of gates provided between a third bit line pair connecting each of said first memory cell arrays and each of said second data registers, and said fourth gate having a pair of gates provided between a fourth bit line pair connecting each of said second memory cell arrays and each of said first data registers.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-264875 |
Oct 1990 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/769,784, filed Oct. 2, 1991, now abandoned.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4757477 |
Nagayama et al. |
Jun 1988 |
|
4947373 |
Yamaguchi et al. |
Aug 1990 |
|
5029134 |
Watanabe |
Jul 1991 |
|
Foreign Referenced Citations (4)
Number |
Date |
Country |
0178922 |
Apr 1986 |
EPX |
0326172 |
Aug 1989 |
EPX |
0479163 |
Apr 1992 |
EPX |
WO9117544 |
Nov 1991 |
WOX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
769784 |
Oct 1991 |
|