Claims
- 1. A semiconductor memory device comprises of at least an insulated gate field effect transistor having a substrate gate to which a back-bias voltage is supplied, wherein said semiconductor memory comprises:
- word lines;
- data lines;
- memory cells disposed to correspond to points of intersection between said word lines and said data lines, wherein each of said memory cells includes a capacitor coupled to a MOSFET, for storing a data signal;
- a first selecting means for selecting one of said word lines;
- a second selecting means for selecting one of said data lines;
- an output means for outputting a data signal stored in a memory cell which is selected by said first and second selecting means;
- a back-bias voltage generation means for generating said back-bias voltage; and
- a level detection means for detecting a level of said back-bias voltage produced by said back-bias voltage generation means,
- wherein said back-bias voltage generation means includes a first means for generating said back-bias voltage in response to pulse signals, and a second means controlled in response to an output of said level detection means, for generating said pulse signals,
- 2. A semiconductor memory device according to claim 1, wherein said level detection includes a level discrimination means, a level shift means disposed between an input terminal of said level discrimination means and said substrate gate and supplying a voltage level-shifted by a predetermined level with respect to said back-bias voltage to the input of said level discrimination means, and a bias element forming a bias current for said level shift means.
- 3. A semiconductor memory device according to claim 2, wherein said first means includes a capacitor and a plurality of rectification elements.
- 4. A semiconductor memory device according to claim 3, wherein said second means includes a ring oscillator forming a feedback loop in response to said output of said level detection means.
- 5. A semiconductor memory device according to claim 1, wherein said MOSFETs of said memory cells have a substrate gate to which said back-bias voltage is supplied.
- 6. A semiconductor memory device comprised of at least an insulated gate field effect transistor having a substrate gate to which a back-bias voltage is supplied, wherein an operation of said semiconductor memory device is controlled by a control signal, wherein said semiconductor memory device comprises:
- a plurality of word lines;
- a plurality of data lines;
- a plurality of memory cells disposed to correspond to points of intersection between said word lines and said data lines, wherein each of said memory cells includes a capacitor coupled to a MOSFET, for storing a data signal;
- a first selecting means for selecting one of said word lines;
- a second selecting means for selecting one of said data lines;
- an output means for outputting a data signal stored in a memory cell which is selected by said first and second selecting means; and
- a back-bias voltage generation means for generating said back-bias voltage, wherein said back-bias voltage generation means includes a level detection means for detecting a level of said back-bias voltage, a rectification means including a capacitor and a rectification elements, said rectification means receiving pulse signals generated by an oscillation means, a control means coupled between said rectification means and said oscillation means, for controlling said pulse signals supplied to said rectification means in response to a control signal and a detection signal provided from said level detection means.
- 7. A semiconductor memory device according to claim 6, wherein said MOSFETs of said memory cells have a substrate gate to which said back-bias voltage is supplied.
- 8. A semiconductor memory device according to claim 6, wherein said control means includes a gate means for inhibiting the application of said pulse signals to said rectification means on the basis of said control signal and said detection signal.
- 9. A semiconductor memory device according to claim 8, wherein said level detection means includes a level shift circuit for generating a level-shifted output voltage with respect to said back-bias voltage upon receiving said back-bias voltage, and a level discrimination circuit receiving the output of said level shift circuit.
- 10. A semiconductor memory device according to claim 9, wherein said level shift circuit includes a plurality of series-connected level shift elements each of which includes a diode-connected insulated gate field effect transistor, and a bias element.
- 11. A semiconductor memory device according to claim 8, wherein said gate means inhibits the application of said pulse signals to said rectification means when said semiconductor memory device is made inoperative by said control signal and when said detection signal is not generated from said level detection means.
- 12. A semiconductor memory device according to claim 11, wherein said control signal includes at least a chip selection signal.
- 13. A semiconductor memory device according to claim 12, wherein said semiconductor memory device is a dynamic type random access memory, and said control signal includes at least a row address strobe signal.
- 14. A semiconductor memory device according to claim 13, wherein said control signal further includes a refresh control signal.
- 15. A semiconductor memory device comprised of at least an insulated gate field effect transistor having a substrate gate to which a back-bias voltage is supplied, wherein said semiconductor memory device comprises:
- a plurality of word lines;
- a plurality of data lines;
- a plurality of memory cells disposed to correspond to points of intersection between said word lines and said data lines, wherein each of said memory cells includes a capacitor coupled to a MOSFET, for storing a data signal;
- a first selecting means for selecting one of said word lines;
- a second selecting means for selecting one of said data lines;
- an output means for outputting a data signal stored in a memory cell which is selected by said first and second selecting means; and
- a back-bias voltage generation means for generating said back-bias voltage, wherein said back-bias generating means comprises a level detection means for detecting a level of said back-bias voltage, a first rectification means comprising a capacitor and a plurality of rectification elements, a second rectification means comprising a capacitor and a plurality of rectification elements, a control means for controlling pulse signals supplied to said second rectification means on the basis of a detection signal provided from said level detection means, and a common oscillation means generating pulse signals to be supplied to said first and second rectification means.
- 16. A semiconductor memory device according to claim 15, wherein an operation of said semiconductor device is controlled by a control signal wherein said control means includes a gate circuit coupled between said second rectification means and said common oscillation means, for inhibiting the operation of said second rectification means, and wherein the operation of said gate circuit is controlled by said control signal and said detection signal so that the voltage output capacity of said back-bias voltage generating means is changed in synchronism with the operating state of said semiconductor memory device.
- 17. A semiconductor memory device according to claim 16, wherein said gate circuit inhibits the operation of said second rectification means when said semiconductor memory device is made inoperative by a control signal and when the detection signal is not generated from said level detection means.
- 18. A semiconductor memory device according to claim 17, wherein said level detection means comprises a level shift circuit generating an output voltage level-shifted with respect to said back-bias voltage upon receiving said back-bias voltage, and a level discrimination circuit receiving the output of said level shift circuit.
- 19. A semiconductor memory device according to claim 18, wherein said level shift circuit comprises a plurality of level shift elements, each of which is comprised of an insulated gate field effect transistor, that are connected in series with one another, and a bias element applying a bias current to said level shift elements.
- 20. A semiconductor memory device according to claim 19, wherein said control signal includes at least a chip selection signal.
- 21. A semiconductor memory device according to claim 19, wherein said semiconductor memory device is a dynamic type random access memory, and said control signal includes at least a row address strobe signal.
- 22. A semiconductor memory device according to claim 15, wherein said MOSFETs of said memory cells have a substrate gate to which said back-bias voltage is supplied.
- 23. A semiconductor memory device comprises of at least an insulated gate field effect transistor having a substrate gate to which a back-bias voltage is supplied, wherein said semiconductor memory device comprises:
- a plurality of word lines;
- a plurality of date lines;
- a plurality of memory cells disposed to correspond to points of intersection between said word lines and data lines, wherein each of said memory cells includes a capacitor coupled to a MOSFET, for storing a data signal;
- a first selecting means for selecting one of said word lines;
- a second selecting means for selecting one of said data lines;
- an output means for outputting a data signal stored in a memory cell which is selected by said first and second selecting means; and
- a back-bias voltage generation means for generating said back-bias voltage, wherein said back-bias voltage generation means comprises a level detection means for detecting a level of said back-bias voltage, a first rectification means comprising a capacitor and a rectification element, said first rectification means receiving periodic pulse signals, a second rectification means comprising a capacitor and a rectification element and a control means for controlling pulse signals supplied to said second rectification means on the basis of a detection signal provided from said level detection means, a first oscillation means for generating pulse signals to be supplied to said first rectification means and a second oscillation means having the operation thereof controlled in response to an operation control signal produced from said control means and generating pulse signals to be supplied to said second rectification means.
- 24. A semiconductor memory device according to claim 23, wherein said control means generates said operation control signal for making said second oscillation means operative during a period in which said level detection means generates said detection signal.
- 25. A semiconductor memory device according to claim 24, wherein said level detection means comprises a level shift circuit for generating a level-shifted output voltage with respect to said back-bias voltage upon receiving said back-bias voltage, and a level discrimination circuit receiving the output of said level shift circuit.
- 26. A semiconductor memory device according to claim 25, wherein said level shift circuit comprises a plurality of series-connected level shift element each of which includes a diode-connected insulated gate field effect transistor, and a bias element.
- 27. A semiconductor memory device according to claim 26, wherein said level discrimination circuit comprises a hysteresis circuit.
- 28. A semiconductor memory device according to claim 23, wherein an operation of said semiconductor memory device is controlled by a control signal, wherein said control means further controls said pulse signals supplied to said second rectification means on the basis of said control signal, and said control signal comprises at least a chip selection signal.
- 29. A semiconductor memory device according to claim 28, wherein said semiconductor memory device is a dynamic type random access memory, wherein said dynamic type random access memory is rendered operative at a time of chip selection determined by said chip selection signal and at a time of refresh operation determined by a refresh control signal, and said control means generates said operation control signal for making said second oscillation means operative in synchronism with the operative state of said dynamic type random access memory, on the basis of said chip selection signal and said refresh control signal.
- 30. A semiconductor memory device according to claim 29, wherein said control means generates said operation control signal for making said second oscillation means operative during a period in which said dynamic type random access memory is made operative on the basis of said chip selection signal and said refresh control signal, and during a period in which the detection signal is generated from said level detection means.
- 31. A semiconductor memory device according to claim 23, wherein said first oscillation means generates said pulse signal when said second oscillation means operates, and wherein the oscillation frequency of said first oscillation means is lower than that of said second oscillation means.
- 32. A semiconductor memory device according to claim 31, wherein said second oscillation means comprises a ring oscillator forming a feedback loop on the basis of said detection signal.
- 33. A semiconductor memory device according to claim 23, wherein said MOSFETs of said memory cells have a substrate gate to which said back-bias voltage is supplied.
- 34. A semiconductor memory device comprised of at least an insulated gate field effect transistor having a substrate response to a second level of said pulse signal, a first switch means connected to said first node and forming a pre-charge path for said first capacitor, a second switch means disposed between said first node and said substrate gate and caused to operate substantially complementarily with respect to said first switch means, and a second capacitor increasing the pre-charge level of said first capacitor when said semiconductor memory device is made operative in response to said control signal gate to which a back-bias voltage is supplied, wherein an operation of said semi-conductor memory device is controlled by a control signal, wherein said semiconductor memory device comprises:
- a plurality of word lines;
- a plurality of data lines;
- a plurality of memory cells disposed to correspond to points of intersection between said word lines and said data lines, wherein each of said memory cells includes a capacitor coupled to a MOSFET, for storing a data signal;
- a first selecting means for selecting one of said word lines;
- a second selecting means for selecting one of said data lines;
- an output means for outputting a data signal stored in a memory cell which is selected by said first and second selecting means; and
- a back-bias voltage generation means for generating said back-bias voltage, wherein the operation of said back-bias voltage generation means is controlled on the basis of said control signal so that the voltage output capacity of said back-bias voltage generation means is changed in synchronism with the operating state of said semiconductor memory device,
- wherein said back-bias voltage generation means comprises a first capacitor which is pre-charged in response to a first level of a periodic pulse signal and applies a bias potential to be supplied to said substrate gate to a first node in response to a second level of said pulse signal, a first switch means connected to said first node and forming a pre-charge path for said first capacitor, a second switch means disposed between said first node and said substrate gate and caused to operate substantially complementarily with respect to said first switch means, and a second capacitor increasing the pre-charge level of said first capacitor when said semiconductor memory device is made operative in response to said control signal. .Iadd.
- 35. A semiconductor memory device according to claim 2, wherein said first means includes a first buffer circuit having a first inverter circuit receiving said pulse signals, a first rectification circuit having a first capacitor receiving an output of said first inverter circuit and a rectification element coupled to said first capacitor, a second buffer circuit having a second inverter circuit receiving said pulse signals and a second rectification circuit having a second capacitor receiving an output of said second inverter circuit and a rectification element coupled to said second capacitor,
- wherein a driving capacity of said first inverter circuit is lower than a driving capacity of said second inverter circuit. .Iaddend. .Iadd.36. A semiconductor memory device according to claim 35, wherein a capacitance of said first capacitor is smaller than a capacitance of said second capacitor. .Iaddend. .Iadd.37. A semiconductor memory device according to claim 36, wherein a first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.38. A semiconductor memory device according to claim 35, wherein said first buffer circuit is operated
- steadily by receiving said pulse signals. .Iaddend. .Iadd.39. A semiconductor memory device according to claim 15, further comprising:
- a first buffer circuit having a first inverter circuit coupled between said common oscillation means and said capacitor in said first rectification means; and
- a second buffer circuit having a second inverter circuit coupled between said common oscillation means and said capacitor in said second rectification means,
- wherein a driving capacity of said first inverter circuit is lower than a driving capacity of said second inverter circuit. .Iaddend. .Iadd.40. A semiconductor memory device according to claim 39, wherein a capacitance of said capacitor in said first rectification means is smaller than a capacitance of said capacitor in said second rectification means. .Iaddend. .Iadd.41. A semiconductor memory device according to claim 40, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.42. A semiconductor memory device according to claim 39, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.43. A semiconductor memory device according to claim 20, further comprising:
- a first buffer circuit having a first inverter circuit coupled between said common oscillation means and said capacitor in said first rectification means; and
- a second buffer circuit having a second inverter circuit coupled between said common oscillation means and said capacitor in said second rectification means,
- wherein a driving capacity of said first inverter circuit is lower than a
- driving capacity of said second inverter circuit. .Iaddend. .Iadd.44. A semiconductor memory device according to claim 43, wherein a capacitance of said capacitor in said first rectification means is smaller than a capacitance of said capacitor in said second rectification means. .Iaddend. .Iadd.45. A semiconductor memory device according to claim 44, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.46. A semiconductor memory device according to claim 43, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.47. A semiconductor memory device according to claim 23, further comprising:
- a first buffer circuit having a first inverter circuit provided between said first oscillation means and said capacitor in said first rectification means; and
- a second buffer circuit having a second inverter circuit provided between said second oscillation means and said capacitor in said second rectification means,
- wherein a driving capacity of said first inverter circuit is lower than a
- driving capacity of said second inverter circuit. .Iaddend. .Iadd.48. A semiconductor memory device according to claim 47, wherein a capacitance of said capacitor in said first rectification means is smaller than a capacitance of said capacitor in said second rectification means. .Iaddend. .Iadd.49. A semiconductor memory device according to claim 48, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.50. A semiconductor memory device according to claim 49, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.51. A semiconductor memory device according to claim 28, further comprising:
- a first buffer circuit having a first inverter circuit coupled between said first oscillation means and said capacitor in said first rectification means; and
- a second buffer circuit having a second inverter circuit coupled between said second oscillation means and said capacitor in said second rectification means,
- wherein a driving capacity of said first inverter circuit is lower than a
- driving capacity of said second inverter circuit. .Iaddend. .Iadd.52. A semiconductor memory device according to claim 51, wherein a capacitance of said capacitor in said first rectification means is smaller than a capacitance of said capacitor in said second rectification means. .Iaddend. .Iadd.53. A semiconductor memory device according to claim 52, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.54. A semiconductor memory device according to claim 51, wherein said first buffer circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.55. A semiconductor memory device according to claim 51, wherein said first and second capacitors are formed by P-channel MOSFETs which are formed in an N-type well region on the surface of the P-type semiconductor substrate, and wherein said N-type well region is held at the potential of the power source voltage. .Iaddend. .Iadd.56. A semiconductor memory device comprising:
- a first circuit which includes an insulated gate field effect transistor having a substrate gate to which a back-bias voltage is supplied; and
- back-bias voltage generation means for generating said back-bias voltage,
- wherein said back-bias voltage generation means includes a level detection circuit for detecting a level of said back-bias voltage, a first rectification circuit which has a first capacitor receiving a pulse signal, a second rectification circuit which has a second capacitor receiving a pulse signal and control means for controlling said pulse signal supplied to said second rectification means on the basis of a detection signal provided from said level detection circuit. .Iaddend. .Iadd.57. A semiconductor memory device according to claim 56, further comprising:
- a first buffer circuit having a first inverter circuit supplying said first capacitor with said pulse signal; and
- a second buffer circuit having a second inverter circuit supplying said second capacitor with said pulse signal,
- wherein a driving capacity of said first inverter circuit is lower than a
- driving capacity of said second inverter circuit. .Iaddend. .Iadd.58. A semiconductor memory device according to claim 57, wherein a capacitance of said capacitor in said first rectification means is smaller than a capacitance of said capacitor in said second rectification means. .Iaddend. .Iadd.59. A semiconductor memory device according to claim 58, wherein said first rectification circuit is operated steadily by receiving said pulse signals. .Iaddend. .Iadd.60. A semiconductor memory device according to claim 59, further comprising:
- first oscillation means for generating said pulse signal to be supplied to said first capacitor via said first buffer circuit; and
- second oscillation means for generating said pulse signal to be supplied to said second capacitor via said second buffer circuit. .Iaddend.
Parent Case Info
This is a divisional of application Ser. No. 763,615, filed Aug. 8, 1985, now U.S. Pat. No. 4,775,959.
US Referenced Citations (11)
Divisions (1)
|
Number |
Date |
Country |
Parent |
763615 |
Aug 1985 |
|
Reissues (1)
|
Number |
Date |
Country |
Parent |
249660 |
Sep 1988 |
|