Claims
- 1. A semiconductor memory device comprising:a memory cell array including a plurality of memory cells arranged in rows and columns, and a plurality of word lines arranged corresponding to the plurality of rows of said memory cells; a test mode detecting circuit detecting in accordance with an external signal the fact that a test mode is set; and a refresh control circuit including a refresh timer determining a refresh period in a refresh operation of said memory cell array, and controlling the refresh operation, said refresh timer in said test mode issuing an oscillation signal determining said refresh period and having a shorter period than that in a normal operation.
- 2. The semiconductor memory device according to claim 1, whereinsaid refresh timer includes a first signal generator generating a first oscillation signal, a second signal generator generating a second oscillation signal having a shorter period than said first oscillation signal, and a selector selectively issuing said first and second oscillation signals in accordance with an output of said test mode detecting circuit, and issuing the second oscillation signal as said oscillation signal in the test mode.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 11-182335 |
Jun 1999 |
JP |
|
| 2000-36777 |
Feb 2000 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/922,670 filed Aug. 7, 2001 now U.S. Pat. No. 6,614,713 which is a divisional of 09/604,007 filed Jun. 26, 2000, now U.S. Pat. No. 6,295,238.
US Referenced Citations (11)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 59038996 |
Mar 1984 |
JP |
Non-Patent Literature Citations (1)
| Entry |
| Betty Prince. “Semiconductor Memories”, 1983, 2nd edition, pp. 467-469. |