Claims
- 1. A non-volatile semiconductor memory device, comprising:
- a substrate defined with a first device region and a second device region;
- a first gate insulation film provided on said substrate so as to cover said substrate in correspondence to said first device region, said first gate insulation film having a thickness so as to allow a tunneling of carriers therethrough;
- a second gate insulation film provided on said substrate so as to cover said substrate in correspondence to said second device region;
- a first electrode provided on said first gate insulation film;
- a second electrode provided on said second gate insulation film;
- a first dielectric film provided on said first electrode so as to cover an upper major surface and a side wall thereof, said first electrode thereby forming an isolated, floating electrode surrounded by said first gate insulation film and said first dielectric film;
- a second dielectric film provided on said second electrode;
- a third electrode provided on said first dielectric film;
- a fourth electrode provided on said second dielectric film; and
- a contact hole provided on said second dielectric film for contacting said second electrode and fourth electrode electrically with each other;
- said first and second electrodes having a substantially identical composition and thickness;
- said third and fourth electrodes having a substantially identical composition and thickness;
- said first and second dielectric films having a substantially identical composition and thickness;
- said first gate insulation film, said first electrode, said first dielectric film and said third electrode forming thereby a memory cell transistor that store information in said first electrode in the form of electric charges;
- said second gate insulation film, said second electrode, said second dielectric film and said fourth electrode forming thereby a peripheral transistor,
- wherein said contact hole exposes the surface of said second electrode, said second electrode and said fourth electrode establishing an electrical contact at said contact hole by a fifth electrode provided on said fourth electrode so as to fill said contact hole.
- 2. A non-volatile semiconductor memory device, comprising:
- a substrate defined with a first device region and a second device region;
- a first gate insulation film provided on said substrate so as to cover said substrate in correspondence to said first device region, said first gate insulation film having a thickness so as to allow a tunneling of carriers therethrough;
- a second gate insulating film provided on said substrate so as to cover said substrate in correspondence to said second device region;
- a first electrode provided on said first gate insulation film;
- a second electrode provided on said second gate insulation film;
- first dielectric film provided on said first electrode so as to cover an upper major surface and a side wall thereof, said first electrode thereby forming an isolated, floating electrode surrounded by said first gate insulating film and said first dielectric film;
- a second dielectric film provided on said second electrode;
- a third electrode provided on said first dielectric film;
- a fourth electrode provided on said second dielectric film; and
- a contact hole provided on said second dielectric film for contacting said second electrode and fourth electrode electrically with each other;
- said first and second electrodes having a substantially identical composition and thickness;
- said third and fourth electrodes having a substantially identical composition and thickness;
- said first and second dielectric films having a substantially identical composition and thickness;
- said first gate insulation film, said first electrode, said first dielectric film and said third electrode forming thereby a memory cell transistor that store information in said first electrode in the form of electric charges;
- said second gate insulation film, said second electrode, said second dielectric film and said fourth electrode forming thereby a peripheral transistor
- wherein said contact hole is provided so as to penetrate through said second and fourth electrodes and said second dielectric film, said second and fourth electrodes establishing an electrical contact at said contact hole by a fifth electrode provided on said fourth electrode so as to fill said contact hole.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-299281 |
Nov 1991 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 07/974,721 filed Nov. 13, 1992 now U.S. Pat. No. 5,449,629.
US Referenced Citations (10)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0287031A2 |
Oct 1988 |
EPX |
0305741A2 |
Mar 1989 |
EPX |
3107543A1 |
Dec 1981 |
DEX |
61-050371 |
Jul 1986 |
JPX |
63-62382 |
Mar 1988 |
JPX |
63-228670 |
Sep 1988 |
JPX |
63-255964 |
Oct 1988 |
JPX |
1-218061 |
Aug 1989 |
JPX |
2-25069 |
Jan 1990 |
JPX |
2-84776A |
Mar 1990 |
JPX |
2-308566A |
Dec 1990 |
JPX |
3-177064 |
Aug 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
974721 |
Nov 1992 |
|