Claims
- 1. A semiconductor memory device comprising:
- a plurality of word lines;
- a plurality of data lines;
- a first redundant data line;
- a plurality of memory cells each of which is coupled to a corresponding one of said plurality of word lines and a corresponding one of said plurality of data lines;
- a plurality of first redundant memory cells each of which is coupled to said first redundant data line and a corresponding one of said plurality of word lines;
- a first decoder receiving a plurality of first address signals and selecting one of said plurality of word lines in accordance with said plurality of first address signals;
- a defect address signal storing circuit receiving address signals from only said plurality of first address signals and outputting a plurality of first defect address signals corresponding to said first address signals;
- a first comparing circuit receiving a plurality of second address signals and said plurality of first defect address signals and deciding whether or not said plurality of first defect address signals are coincident with said plurality of second address signals; and
- a second decoder selecting one of said plurality of data lines in accordance with said plurality of second address signals when said first comparing circuit decides that said plurality of first defect address signals are not coincident with said plurality of second address signals and selecting said first redundant data line when said first comparing circuit decides that said plurality of first defect address signals are coincident with said plurality of second address signals.
- 2. A semiconductor memory device according to claim 1, wherein each one of said plurality of memory cells and each one of said plurality of first redundant memory cells is a dynamic memory cell.
- 3. A semiconductor memory device according to claim 2,
- wherein said plurality of first address signals are X address signals, and
- wherein said plurality of second address signals are Y address signals.
- 4. A semiconductor memory device according to claim 3, further comprising:
- external address terminal receiving external X address signals and external Y address signals;
- an X address buffer coupled to said external address terminals, receiving said external X address signals and outputting said X address signals; and
- a Y address buffer coupled to said external address terminals, receiving said external Y address signals and outputting said Y address signals.
- 5. A semiconductor memory device according to claim 4, further comprising a selector receiving said plurality of second address signals, outputting said plurality of second address signals to said second decoder when said first comparing circuit decides that said plurality of first defect address signals are not coincident with said plurality of second address signals, and inhibiting said plurality of second address signals from being inputted to said second decoder when said first comparing circuit decides that said plurality of first defect address signals are coincident with said plurality of second address signals.
- 6. A semiconductor memory device according to claim 5,
- wherein said first comparing circuit outputs coincidence signals when said plurality of first defect address signals are coincident with said plurality of second address signals, and
- wherein said second decoder selects said first redundant data line when said second decoder receives said coincidence signals.
- 7. A semiconductor memory device according to claim 1, further comprising:
- a second redundant data line;
- a plurality of second redundant memory cells each of which is coupled to said second redundant data line and a corresponding one of said plurality of word lines; and
- a second comparing circuit,
- wherein said defect address signal storing circuit further outputs a plurality of second defect address signals corresponding to said plurality of first address signals,
- wherein said second comparing circuit receives said plurality of second address signals and said plurality of second defect address signals and decides whether or not said plurality of second defect address signals are coincident with said plurality of second address signals,
- wherein said second decoder selects said second redundant data line when said second comparing circuit decides that said plurality of second defect address signals are coincident with said plurality of second address signals, and
- wherein said second decoder selects one of said plurality of data lines when said first comparing circuit decides that said plurality of first defect address signals are not coincident with said plurality of second address signals and said second comparing circuit decides that said plurality of second defect address signals are not coincident with said plurality of second address signals.
- 8. A semiconductor memory device according to claim 7,
- wherein said plurality of first address signals designate one of said plurality of word lines,
- wherein said plurality of first defect address signals designate a first one of said plurality of data lines, a first defect memory cell being coupled to said first one of said plurality of data lines and one of said plurality of word lines, and
- wherein said plurality of second defect address signals designate a second one of said plurality of data lines, a second defect memory cell being coupled to said second one of said plurality of data lines and one of said plurality of word lines.
- 9. A semiconductor memory device comprising:
- a plurality of word lines;
- a plurality of data lines;
- a first redundant data line;
- a plurality of memory cells each of which is coupled to a corresponding one of said plurality of word lines and a corresponding one of said plurality of data lines;
- a plurality of first redundant memory cells each of which is coupled to said first redundant data line and a corresponding one of said plurality of word lines;
- a defect address signal storing circuit receiving address signals from only a plurality of first address signals and outputting a plurality of first defect address signals corresponding to said plurality of first address signals; and
- a first comparing circuit receiving a plurality of second address signals and said plurality of first defect address signals and deciding whether or not said plurality of first defect address signals are coincident with said plurality of second address signals;
- wherein one of said plurality of word lines is selected in accordance with said plurality of first address signals,
- wherein one of said plurality of data lines is selected in accordance with said plurality of second address signals when said first comparing circuit decides that said plurality of first defect address signals are not coincident with said plurality of second address signals, and
- wherein said first redundant data line is selected when said first comparing circuit decides that said plurality of first defect address signals are coincident with said plurality of second address signals.
- 10. A semiconductor memory device according to claim 9, wherein each one of said plurality of memory cells and each one of said plurality of first redundant memory cells is a dynamic memory cell.
- 11. A semiconductor memory device according to claim 10,
- wherein said plurality of first address signals are X address signals, and
- wherein said plurality of second address signals are Y address signals.
- 12. A semiconductor memory device according to claim 9, further comprising:
- a second redundant data line;
- a plurality of second redundant memory cells each of which is coupled to said second redundant data line and a corresponding one of said plurality of word lines; and
- a second comparing circuit,
- wherein said defect address signal storing circuit further outputs a plurality of second defect address signals corresponding to said plurality of first address signals,
- wherein said second comparing circuit receives said plurality of second address signals and said plurality of second defect address signals and decides whether or not said plurality of second defect address signals are coincident with said plurality of second address signals,
- wherein said second redundant data line is selected when said second comparing circuit decides that said plurality of second defect address signals are coincident with said plurality of second address signals, and
- wherein said one of said plurality of data lines is selected in accordance with said plurality of second address signals when said first comparing circuit decides that said plurality of first defect address signals are not coincident with said plurality of second address signals and said second comparing circuit decides that said plurality of second defect address signals are not coincident with said plurality of second address signals.
- 13. A semiconductor memory device according to claim 12,
- wherein said plurality of first address signals designate one of said plurality of word lines,
- wherein said plurality of first defect address signals designate a first one of said plurality of data lines, a first defect memory cell being coupled to said first one of said plurality of data lines and one of said plurality of word lines,
- wherein said plurality of second defect address signals designate a second one of said plurality of data lines, a second memory cell being coupled to said second one of said plurality of data lines and one of said plurality of word lines.
- 14. A semiconductor memory device according to claim 9,
- wherein said plurality of first address signals designate one of said plurality of word lines, and
- wherein said plurality of first defect address signals designate one of said plurality of data lines, a defect memory cell being coupled to said one of said plurality of word lines and said one of said plurality of data lines.
- 15. A semiconductor memory device according to claim 1,
- wherein said plurality of first address signals designate one of said plurality of word lines, and
- wherein said plurality of first defect address signals designate one of said plurality of data lines, a defect memory cell being coupled to said one of said plurality of word lines and said one of said plurality of data lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-196603 |
Jun 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/082,958, filed Jun. 29, 1993 now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1-303699 |
Dec 1989 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
82958 |
Jun 1993 |
|