Claims
- 1. A semiconductor memory comprising a semiconductor substrate having a plurality of transistors, a plurality of stacked capacitors connected to portions of said plurality of transistors to form a memory cell area, a plurality of first level interconnection layers connected to other portions of said plurality of transistors to form a peripheral circuit area, and a plurality of second level interconnection layers disposed above said stacked capacitors and said first level interconnection layers, wherein
- each of said plurality of stacked capacitors comprises a first electrode layer, a capacitance insulating film formed on top of said first electrode layer, and a second electrode layer formed on top of said capacitance insulating film, said second electrode layer being connected to a portion of one of said plurality of second level interconnection layers,
- at least portions of said plurality of first level interconnection layers are connected to other portions of said plurality of second level interconnection layers, and
- each of said plurality of first level interconnection layers shares the same layer as at least one of said first electrode layer and said second electrode layer, and said first level interconnection layers serve to interconnect said other portions of said plurality of transistors in said peripheral circuit area.
- 2. A semiconductor memory according to claim 1, wherein each of said first level interconnection layers is formed from the same layer as that forming said first electrode layer.
- 3. A semiconductor memory according to claim 1, wherein each of said first level interconnection layers is formed from the same layer as that forming said second electrode layer.
- 4. A semiconductor memory comprising a semiconductor substrate having a plurality of transistors, a plurality of stacked capacitors connected to portions of said plurality of transistors, a plurality of first level interconnection layers connected to other portions of said plurality of transistors, and a plurality of second level interconnection layers disposed above said stacked capacitors and said first level interconnection layers.
- each of said plurality of stacked capacitors comprising a first electrode layer, a capacitance insulating film formed on top of said first electrode layer, and a second electrode layer formed on top of said capacitance insulating film, said second electrode layer being connected to a portion of one of said plurality of second level interconnection layers.
- at least portions of said plurality of first level interconnection layers being connected to other portions of said plurality of second level interconnection layers.
- each of said plurality of first level interconnection layers sharing the same layer as at least one of said first electrode layer and said second electrode layer, and
- wherein each of said first level interconnection layers comprises a lower layer section formed from the same layer as that forming said first electrode layer, and an upper layer section formed over said lower layer section from the same layer as that forming said second electrode layer.
- 5. A semiconductor memory according to claim 1, wherein each of said first level interconnection layers is formed from at least two layers.
- 6. A semiconductor memory according to claim 5, wherein each of said first level interconnection layers is formed from three layers.
- 7. A semiconductor memory according to claim 1, wherein each of said first level interconnection layers is formed from a single layer of a material chemically not easily reactive with said capacitance insulating film nor with said semiconductor substrate.
- 8. A semiconductor memory according to claim 7, wherein said capacitance insulating film is formed from a ferroelectric material.
Priority Claims (2)
Number |
Date |
Country |
Kind |
3-277419 |
Oct 1991 |
JPX |
|
4-017545 |
Feb 1992 |
JPX |
|
Parent Case Info
This is a continuation of copending application Ser. No. 07/964,720 filed on Oct. 22, 1992, now abandoned.
US Referenced Citations (7)
Non-Patent Literature Citations (2)
Entry |
S. Kimura et al, IEDM 88, 1988 IEEE, pp. 596-599, "A New Capacitor DRAM Cell Characterized by a Storage Capacitor on a Bit-Line Structure". |
T. Kikkawa et al, IEDM 91, 1991 IEEE, pp. 281-284, "A Quarter-Micron Interconnection Technology Using, Al-Si-Cu/TiN Alternated Layers". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
964720 |
Oct 1992 |
|