Claims
- 1. A semiconductor memory device, including
- a plurality of word lines arranged approximately parallel to each other,
- a plurality of bit lines approximately orthogonal to the word lines and approximately parallel to each other, and
- a plurality of memory cells each including one transistor and one capacitor,
- said capacitor of said each memory cell having a lower electrode arranged above said bit lines, wherein
- pitch of said bit lines is set to be larger than pitch of said word lines and a lower electrode contact of said lower electrode is arranged in each rectangular area surrounded by said word lines and said bit lines, and that
- the distance between the centers of lower electrode contacts of said lower electrodes of adjacent capacitors and the distance between centers of said bit line contact and said lower electrode contact adjacent to said bit line contact are both made larger than half the distance between bit line adjacent contacts along the same bit line,
- said lower electrode contact is arranged at a vertex of a hexagon with one of bit line contacts formed along said bit line being the center, said hexagon being approximately symmetrical with respect to said bit line, and
- length of each side of said hexagon is smaller than said distance between bit line contacts adjacent along one same bit line.
- 2. The semiconductor memory device according to claim 1, wherein
- length of each side of said hexagon is not longer than three fourth of distance between bit line contacts adjacent along one same bit line.
- 3. The semiconductor memory device according to claim 1, wherein
- said lower electrode of said capacitor has a rectangular planar shape having a periphery along said rectangular area surrounded by said bit lines and said word lines; and having sides long in a direction of extension of said word lines and short in a direction of extension of said bit lines.
- 4. The semiconductor memory device according to claim 1, wherein
- said lower electrode contact of said capacitor is arranged near one short side of the rectangular area surrounded by said bit lines and said word lines, and
- said lower electrode of said capacitor has such a planar shape that is wider in a half nearer to said lower electrode contact than in remaining half, and adjacent said lower electrodes are arranged with their directions reversed alternately.
- 5. The semiconductor memory device according to claim 4, wherein
- the planar shape of said lower electrode of said capacitor is approximately regular triangle.
- 6. The semiconductor memory device according to claim 5, wherein
- the center of said lower electrode contact is positioned approximately at the center of gravity of said regular triangle constituting each of said lower electrodes.
- 7. The semiconductor memory device according to claim 1, wherein
- the planar shape of said lower electrode of said capacitor is approximately circular.
- 8. The semiconductor memory device according to claim 1, wherein
- said lower electrode of said capacitor has at its periphery a sidewall extending cylindrically upward.
- 9. The semiconductor memory device according to claim 8, wherein
- said lower electrode of said capacitor further includes an additional sidewall inside said sidewall at its periphery, which additional sidewall is concentric with said sidewall and extending upward.
- 10. A semiconductor memory device, including
- a plurality of word lines arranged approximately parallel to each other,
- a plurality of bit lines approximately to orthogonal to the word lines and approximately parallel to each other, and
- a plurality of memory cells each including one transistor and one capacitor,
- said capacitor of each said memory cell having a lower electrode positioned above said bit lines, characterized in that
- pitch of said bit lines is set to be larger than pitch of said word lines, and one lower electrode contact is arranged in each rectangular area surrounded by said word lines and said bit lines,
- distance between centers of lower electrode contacts of said lower electrodes of adjacent said capacitors and distance between centers of said bit line contact and said lower electrode contact adjacent to said bit line contact are both made to be larger than the pitch of said word lines,
- said lower electrode contact of said capacitor is arranged on one short side in the rectangular area surrounded by said bit lines and said word lines,
- said lower electrode of said capacitor has such a planar shape that is wider in a half nearer to said lower electrode contact than in remaining half, adjacent said lower electrodes being positioned with their directions reversed alternately.
- 11. The semiconductor memory device according to claim 10, wherein
- the planar shape of said lower electrode of said capacitor is approximately regular triangle.
- 12. The semiconductor memory device according to claim 10, wherein
- said lower electrode of said capacitor has, at its periphery, a sidewall extending cylindrically upward.
- 13. The semiconductor memory device according to claim 12, wherein
- said lower electrode of said capacitor further includes an additional sidewall inside said sidewall at its periphery, which additional sidewall is concentric with said sidewall and extending upward.
Priority Claims (1)
Number |
Date |
Country |
Kind |
5-215869 |
Aug 1993 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/513,702 filed Aug. 11, 1995, now abandoned which is a Divisional of application Ser. No. 08/292,303 filed Aug. 18, 1994, now U.S. Pat. No. 5,442,212 issued Aug. 15, 1995.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5012309 |
Nakayama |
Apr 1991 |
|
5077688 |
Kumanoya et al. |
Dec 1991 |
|
5324975 |
Kumagai et al. |
Jun 1994 |
|
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 449 422 A2 |
Oct 1991 |
EPX |
4-279055 |
Oct 1992 |
JPX |
5-29579 |
Feb 1993 |
JPX |
Non-Patent Literature Citations (3)
Entry |
Kawamoto et al., "A 1.28 .mu.m .sup.2 -Bit-Line Shielded Memory Cell Technology for 65Mb DRAMs", 1990 Symposium on VLSI Technology, pp. 13-14. |
Ahn et al., "Bidirectional Matched Global Bit Line Scheme for High Density DRAMs", VLSI Circuit 1993, pp. 91-92. |
Aoki et al., "A 1.5-V DRAM for Battery-Based Applications", IEEE Journal of Solid-State Circuits, vol., 24, No. 5 (Oct. 1989), pp. 1206-1211. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
292303 |
Aug 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
513702 |
Aug 1995 |
|