Claims
- 1. A semiconductor memory device comprising:
- a dynamic memory cell which includes a series connection comprising a switching MISFET and a storage capacitor coupled in series, said storage capacitor comprising a first electrode, a silicon oxide film formed over said first electrode, a film which is formed over said silicon oxide film and which has higher permittivity than said silicon oxide film, a second silicon oxide film formed over said high permittivity film, and a second electrode formed over said second silicon oxide film;
- a bit line which is coupled to one end of said series connection and which supplies a signal voltage having a predetermined maximum value V.sub.H and a predetermined minimum value V.sub.L to said dynamic memory cell; and
- a terminal which is coupled to another end of said series connection and which supplies a voltage substantially equal to (V.sub.H +V.sub.L)/2 to said another end of said series connection so that a voltage applied across said first electrode and said second electrode will be as small as possible relative to both V.sub.H and V.sub.L.
- 2. A semiconductor memory device according to claim 1, wherein said high permittivity film has a permittivity which is more than double a permittivity of said silicon oxide film.
- 3. A semiconductor memory device according to claim 1, wherein said high permittivity film is comprised of an Si.sub.3 N.sub.4 film.
- 4. A semiconductor memory device according to claim 3, wherein said first electrode of said storage capacitor comprises a semiconductor layer.
- 5. A semiconductor memory device according to claim 4, wherein said semiconductor layer includes a polycrystalline silicon layer.
- 6. A semiconductor memory device according to claim 2, wherein said high permittivity film is comprised of an Si.sub.3 N.sub.4 film.
- 7. A semiconductor memory device according to claim 1, wherein said bit line is coupled to a circuit for forming said predetermined maximum and minimum values V.sub.H and V.sub.L for said signal voltage.
- 8. A semiconductor memory device according to claim 7, wherein said circuit includes an active restore circuit.
- 9. A semiconductor memory device according to claim 7, wherein said bit line is further coupled to a sense amplifier for amplifying signals output from said dynamic memory cell.
- 10. A semiconductor memory device according to claim 8, wherein said bit line is further coupled to a sense amplifier for amplifying signals output from said dynamic memory cell.
- 11. A semiconductor memory device according to claim 1, wherein said bit line is coupled to a pre-charge circuit for pre-charging said dynamic memory cell prior to application of said signal voltage to said bit line.
- 12. A semiconductor memory device according to claim 1, wherein said dynamic memory cell is formed in a semiconductor substrate, and further comprising a bias circuit for providing a bias voltage to said semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-163888 |
Sep 1982 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 448,357 filed Dec. 11, 1989, which is a continuation of application Ser. No. 174,974 filed Mar. 29, 1988, now U.S. Pat. No. 4,887,237, which is a divisional of application Ser. No. 925,223 filed Oct. 31, 1986, now U.S. Pat. No. 4,740,920, which is a divisional of application Ser. No. 530,079 filed Sep. 7, 1983, now U.S. Pat. No. 4,638,460.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
3893152 |
Lin |
Jan 1975 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
2741152 |
Mar 1978 |
DEX |
Non-Patent Literature Citations (4)
Entry |
IBM Technical Disclosure Bulletin, Vol. 15, No. 4, Sep. 1972, pp. 1292-1293. |
Solid-State Electronics, 1974, vol. 17, No. 10, pp. 1001-1011. |
IEEE Transactions on Electron Devices, Oct. 1976, pp. 1187-1189. |
Digest of Technical Papers, ISSCC/75, pp. 102-103. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
925223 |
Oct 1986 |
|
Parent |
530079 |
Sep 1983 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
448357 |
Dec 1989 |
|
Parent |
174974 |
Mar 1988 |
|