"Trends in Megabit DRAM Circuit Design" by Kiyoo Itoh, IEEE Journal of Solid-State Circuits, vol. 25, No. 3, Jun. 1990, pp. 778-789. |
Y. Kohno et al, "A 14-ns 1-Mbit CMOS SRAM with Variable Bit Organization", IEEE Journal of Solid State Circuit, vol. 23, No. 5, Oct. 1988, pp. 1060-1066. |
T. Wada et al., "A 34-ns 1-Mbit CMOS SRAM Using Triple Polisilicon" IEEE Journal of Solid-State Circuit, vol. 22, No. 5, Oct. 1987, pp. 727-732. |
M. Yoshimoto et al, "A Divided Word-Line Structure in the Static RAM and Its Application to a 64K Full CMOS RAM", IEEE Journal of Solid-State Circuit, vol. SC-18, Oct. 1983, pp. 479-485. |
T. Hirose et al, "A 20ms 4Mb CMOS SRAM with Hierarchical Word Decoding Architecture", 1990 IEEE International Solid-State Circuit Conference, Feb. 15, 1990. |