Claims
- 1. A semiconductor memory device comprising:
- a first dynamic memory cell which includes a series connection comprising a switching MISFET and a storage capacitor coupled in series, said storage capacitor comprising a first electrode, a silicon nitride film, and a second electrode;
- a second dynamic memory cell which includes a series connection comprising a switching MISFET and a storage capacitor coupled in series, said storage capacitor comprising a first electrode, a silicon nitride film, and a second electrode;
- a first bit line which is coupled to one end of said series connection of said first dynamic memory cell;
- a second bit line which is coupled to one end of said series connection of said second dynamic memory cell;
- a differential amplifier means which is coupled to said first and second bit lines and which supplies a signal having one level of a predetermined high level and a predetermined low level to said first an second bit lines;
- a first terminal which is coupled to said differential amplifier means and which is supplied with a first reference voltage having a first level substantially identical with said predetermined high level;
- a second terminal which is coupled to said differential amplifier means and which is supplied with a second reference voltage having a second level substantially identical with said predetermined low level; and
- a third terminal which is coupled to the other ends of said series connections of said first and second dynamic memory cells and which supplies a voltage which is greater than said second level but less than said first level to said other ends of said series connections of said first and second dynamic memory cells so that a voltage of said storage capacitors of said first and second dynamic memory cells to be stored between said first electrode and said second electrode has a smaller absolute value than an absolute value of said first level.
- 2. A semiconductor memory device according to claim 1, further comprising a reference level supply means coupled to said first and second bit lines.
- 3. A semiconductor memory device according to claim 2, wherein said differential amplifier means includes means for generating complementary signals having said predetermined high level and said predetermined low level, respectively, in accordance with data stored in one of the first or second dynamic memory cells coupled to one of the first or second bit lines, respectively, and said reference level.
- 4. A semiconductor memory device according to claim 1, wherein said reference level supplying means comprises a first dummy cell coupled to said first bit lien and a second dummy cell coupled to said second bit line, each of said first and second dummy cells including a switching MISFET and a storage capacitor having a capacitance value which is less than capacitance values of said capacitors of said first and second dynamic memory cells.
- 5. A semiconductor memory device according to claim 4, wherein said storage capacitors of said first and second dummy cells each have a capacitance value which is one-half of the capacitance value of each of said capacitors of said first and second dynamic memory cells.
- 6. A semiconductor memory device according to claim 3, wherein said reference level supplying means comprises a first dummy cell coupled to said first bit line and a second dummy cell coupled to said second bit line, each of said first and second dummy cells including a switching MISFET and a storage capacitor having a capacitance value which is less than capacitance values of said capacitors of said first and second dynamic memory cells.
- 7. A semiconductor memory device according to claim 6, wherein said storage capacitors of said first and second dummy cells each have a capacitance value which is one-half of the capacitance value of each of said capacitors of said first and second dynamic memory cells.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-163888 |
Sep 1982 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 174,974, filed Mar. 29, 1988, which is a divisional of application Ser. No. 925,223, filed Oct. 31, 1986, now U.S. Pat. No. 4,740,920, which is a divisional of application Ser. No. 530,079, filed Sep. 7, 1983, now U.S. Pat. No. 4,638,460.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4638460 |
Matsumoto |
Jan 1987 |
|
4740920 |
Matsumoto |
Apr 1988 |
|
Divisions (2)
|
Number |
Date |
Country |
Parent |
925223 |
Oct 1986 |
|
Parent |
530079 |
Sep 1983 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
174974 |
Mar 1988 |
|