Claims
- 1. A semiconductor device comprising:
- a plurality of memory cells capable of being selected for use or remaining unselected, at least one unselected memory cell .[.having a logical value of "0" and.]. having a first signal voltage potential .Iadd.corresponding to a first logical value.Iaddend.;
- at least one selected memory cell .[.having a logical value of "1" and.]. having a second signal voltage potential .Iadd.corresponding to a second logical value.Iaddend.;
- a first .[.set of reading and restoring.]. word .[.lines.]. .Iadd.line .Iaddend.connected to selected memory cells, said first .[.set of.]. word .[.lines.]. .Iadd.line .Iaddend.having a signal voltage potential which is higher than said second signal voltage potential by a first predetermined value; and
- a second .[.set of.]. word .[.lines.]. .Iadd.line .Iaddend.connected to unselected memory cells, said second .[.set of.]. word .[.lines.]. .Iadd.line .Iaddend.having a signal voltage potential which is .[.higher.]. .Iadd.lower .Iaddend.than said first signal voltage potential by a second and different predetermined value.
- 2. A semiconductor memory device according to claim 1, wherein said second and different predetermined value is 0.3 V or more. .Iadd.
- 3. The semiconductor memory device of claim 1 comprising a sense circuit to which first and second bit lines are connected at first and second nodes, respectively, said sense circuit comprises:
- a first MOS transistor of a first conductivity type connected between a first voltage line and a third node;
- second and third MOS transistors of the first conductivity type, the source and drain of said second MOS transistor being connected between said first and third nodes, the source and drain of said third MOS transistor being connected between said second and third nodes;
- a fourth MOS transistor of the first conductivity type connected between a second voltage line and a fourth node; and
- fifth and six MOS transistors of a second conductivity type, the source and drain of said fifth MOS transistor being connected between said first and fourth nodes, the source and drain of said sixth MOS transistor being connected between said second and fourth nodes;
- the gate of said second and fifth MOS transistors being connected to said second node, the gate of said third and sixth MOS transistors being connected to said first node. .Iaddend..Iadd.4. The semiconductor memory device of claim 1 comprising a sense circuit to which first and second bit lines are connected at first and second nodes, respectively, said sense circuit comprises:
- a first MOS transistor of a first conductivity type connected between a first voltage line and a third node;
- second and third MOS transistors of a second conductivity type, the source and drain of said second MOS transistor being connected between said first and third nodes, the source and drain of said third MOS transistor being connected between said second and third nodes;
- a fourth MOS transistor of the second conductivity type connected between a second voltage line and a fourth node; and
- fifth and sixth MOS transistors of the first conductivity type, the source and drain of said fifth MOS transistor being connected between said first and fourth nodes, the source and drain of said sixth MOS transistor being connected between said second and fourth nodes;
- the gate of said second and fifth MOS transistors being connected to said second node, the gate of said third and sixth MOS transistors being connected to said first node. .Iaddend.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-5239 |
Jan 1989 |
JPX |
|
Parent Case Info
.[.This is a continuation of application Ser. No. 07/463,077, filed Jan. 10, 1990..]. .Iadd.This is a re-issue of U.S. Pat. No. 5,151,878, issued Sep. 29, 1992 from U.S. application Ser. No. 07/787,859, filed Nov. 5, 1991, which is a continuation of U.S. application Ser. No. 07/463,077, filed Jan. 10, 1990 now U.S. Pat. No. 5,128,896. .Iaddend.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4816706 |
Dhong et al. |
Mar 1989 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
56-94574 |
Jul 1981 |
JPX |
Non-Patent Literature Citations (5)
Entry |
Kawamoto, H. et al., "A 288Kb CMOS Pseudo SRAM", IEEE International Solid-State Circuits Conference Article, pp. 276-277 (1984). |
Takeshima, T. et al., "A 55ns 16Mb DRAM", IEEE International Solid-State Circuits Conference Article, pp. 246-247 (1989). |
"Micro Computer Memory", pp. 137-156 (1985). |
IEEE International Solid-State Conference "A 288 Kb. CMOS Pseudo SRAM" pp. 276-277, Kawamoto et al., Feb. 24, 1984. |
IEEE International Solid-State Conference "A 55 ns 16Mb Dram" pp. 246-247 T. Takashima et al. Feb. 17, 1989. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
463077 |
Jan 1990 |
|
Reissues (1)
|
Number |
Date |
Country |
Parent |
787859 |
Nov 1991 |
|