The present invention relates to a semiconductor memory device that can execute processing such as an error correction when transferring and writing data in a non-volatile memory.
A recording medium for recording digital data such as music contents and image data has various forms such as a magnetic disk, optical disk, and magneto optical disk. A semiconductor memory card, another example of the recording medium, uses non-volatile semiconductor memory such as a flash memory as memory device and is becoming widely used mainly in small-sized portable device such as a digital still camera and cellular phone terminal because the recording medium can be miniaturized.
In the flash memory used as the memory device, an erase unit is different from a writing unit. In addition, the flash memory characteristically cannot overwrite data to a page that is a writing unit in a physical block in which data is already stored. For this reason, the flash memory has such a problem that memory area is wastefully consumed when written data is overwritten, that is, data is rewritten.
When data is rewritten, conventionally, data already existing in a block has been evacuated to an external memory, and rewriting data has been written to a pertinent block in a non-volatile memory after the rewriting data is recorded in an external memory once. A method is disclosed in Patent document 1 for this method. In the method, when data is rewritten, rewriting data is written to a free physical block, and then the other data before rewriting stored in the physical block is written (copied) to the physical block in which the rewriting data is written. As a result, the physical block having data before rewriting has no valid data, erasing can be completed without losing valid data, reusing the initial physical block becomes possible, and limited physical blocks can be effectively used.
However, there is a following problem in the method of Patent document 1. That is to say, when data transferring/writing is executed in a non-volatile memory, processing such as error correction is not executed, therefore, if error occurs in reading data to be transferred, the data is written in a transferring destination as it is, that is, in the state where the error is included. As a result, when the written data is tried to be read next time, there is such a problem that the data can not be read or the data is read as different data.
To solve the problem, a semiconductor memory device of the present invention comprising: a non-volatile memory including a data error detecting/correcting circuit and memory area consisting of a plurality of physical blocks that is minimum erase unit of data and in which data writing unit is smaller than the minimum erase unit; and a memory controller for controlling write and read of data in said non-volatile memory, wherein when said memory controller transfers and writes data recorded in a predetermined physical block in said non-volatile memory to a physical block different from said predetermined physical block, said memory controller controls processing so that said error detecting/correcting circuit executes error detecting/correcting to data of said physical block.
To solve the problem, a semiconductor memory device of the present invention comprising: a non-volatile memory including a data error detecting/correcting circuit and memory area consisting of a plurality of physical blocks that is minimum erase unit of data and in which data writing unit is smaller than the minimum erase unit; and a memory controller for controlling write and read of data in said non-volatile memory, including an error correcting circuit having higher error correcting ability than that of said error detecting/correcting circuit in said non-volatile memory, wherein when said memory controller transfers and writes data recorded in a predetermined physical block in said non-volatile memory to a physical block different from said predetermined physical block, said memory controller controls processing so that said error detecting/correcting circuit detects existence or nonexistence of error in transferred data, determines whether error correction is possible when error exists, corrects data recorded in said predetermined physical block when error correction is possible, controls processing to transfer data to said error correcting circuit in said memory controller when error correction is impossible, and controls processing so that said error correcting circuit in said memory controller corrects the error in the transferred data of said predetermined physical block.
To solve the problem, a semiconductor memory device of the present invention comprising: a non-volatile memory including a data error detecting/correcting circuit and memory area consisting of a plurality of physical blocks that is minimum erase unit of data and in which data writing unit is smaller than the minimum erase unit; and a memory controller for controlling write and read of data in said non-volatile memory, including an error correcting circuit, wherein when transferring and writing data recorded in a predetermined physical block in said non-volatile memory to a physical block different from said predetermined physical block, said memory controller controls processing so that an error detecting circuit in said non-volatile memory detects existence or nonexistence of error in transferred data, and transfers the data to the error correcting circuit in said memory controller when error exists, and so that the error correcting circuit in said memory controller corrects the error in the transferred data of said predetermined physical block.
The semiconductor memory device of the present invention can improve data reliability since the error detecting/correcting process is provided in copying data in the non-volatile memory between physical blocks. A semiconductor memory card has an error detecting/correcting circuit. After completion of error detecting and correcting of data recorded in a predetermined physical block in the non-volatile memory, data can be transferred and written to a physical block different from the predetermined physical block, therefore data reliability can be improved and high rate processing can be realized since the processing is executed only in the non-volatile memory without transferring data to the memory controller.
In addition, since the semiconductor memory card has the error detecting/correcting circuit in the non-volatile memory, data reliability can be improved and high rate processing can be realized since the processing is executed in the non-volatile memory without transferring data to the memory controller when error can be corrected by the error detecting/correcting circuit in the non-volatile memory. Furthermore, when the error cannot be corrected by the error detecting/correcting circuit in the non-volatile memory, data reliability can be further improved since data is written in the non-volatile memory after completion of data transferring to the memory controller and error correcting in the memory controller.
In addition, since the semiconductor memory card has only error detecting circuit in the non-volatile memory, copying between blocks can be realized at high rate when error is not detected and price reduction of a non-volatile memory can be realized along with improving reliability.
Embodiments of a semiconductor memory device of the present invention will be described below referring to figures.
A configuration of a semiconductor memory device of Embodiment 1 is shown in
In addition, the non-volatile memory 2 includes a buffer 22 for temporarily retaining data at data reading and writing and error detecting/correcting circuit 23 for detecting and correcting error. A specification of the error detecting/correcting circuit 23 is set to have an ability to detect up to 4 bits error and to correct up to 3 bits error for example. Data transfer between the memory controller 3 and non-volatile memory 2 is executed using 4 bits data width.
The memory controller 3 includes a host interface section 31 for receiving/sending data to a memory access unit 6 that is a host device and buffer 32 for temporarily retaining data.
Next, internal operations of the semiconductor memory device in Embodiment 1 will be described using
At first, a command and argument sent from the memory access unit 6 are received through the host interface section 31 of the memory controller 3 (S101). And then, the received command is referred and it is determined whether the command is an incorrect command that cannot be recognized by itself (S102). In the case of an incorrect command, error is informed to the memory access unit 6 and the processing finishes (S103). In the case of a correct command, it is determined whether the command is a write command (S104). In the case of commands other than the write command, other processing corresponding to each command is executed (S105). In the case of the write command, it is determined, by information stored in an argument, that overwrite of data in page 0 of the physical block 0, that is, rewrite is required.
Since a characteristic of the flash memory used as the non-volatile memory 2 in Embodiment 1 prevents a overwrite processing to same physical block here, other free physical block is searched (S106). If there is no free physical block, write processing is stopped (S107). In Embodiment 1, since both pages of the physical block 1 are unused as described above, data in page 0 of the physical block 0 is rewritten to page 0 of the physical block 1, that is, data of 1 page is written (S108). When the writing fails, the processing returns to the search of free block (S106). When the writing succeeds, data already written in page 1 of the physical block 0 is read (S110) and the processing transfers to a write processing to page 1 of the physical block 1.
The reason why the processing is executed is described below. That is to say, at the timing when rewriting data in page 0 of the physical block 0 is written to page 0 of the physical block 1, data in page 0 of the physical block 0 becomes invalid data. However, data in page 1 of the physical block 0 remains as valid data. Since a minimum erase unit is a physical block unit as described above and as far as valid data in page 1 of the physical block 0 remains, reuse, that is, erase of the physical block 0 is impossible. But, even when data is retained in page 1 of the physical block 0, it is possible to set the physical block 0 to a valid block for next data writing by copying valid data in page 1 of the physical block 0 to page 1 of the physical block 1 after rewriting data is written to page 0 of the physical block 1. For the reasons mentioned above, a copy operation of valid data in a non-volatile memory is required.
In addition, data already written in page 1 of the physical block 0 is read (S110) and the data is sent to the error detecting/correcting circuit 23 via the buffer 22 in the non-volatile memory 2. The error detecting/correcting circuit 23 detects error based on an error correcting code added to the data (S111). When error is detected in the data, after the error detecting/correcting circuit 23 corrects the error (S112), the corrected data is written to page 1 of the physical block 1 (S113). On the other hand, when error is not detected in the data by the error detecting/correcting circuit 23, the data is written to page 1 of the physical block 1 without error correction (S113). Next, when data writing fails, the processing is repeated from the search of free block (S106). The processing finishes when data writing succeeds.
In addition, since kinds and pieces of the flash memory used as the non-volatile memory used in Embodiment 1, capacities and configurations of the physical block, and so on are not specified, same effects are obtained in different combinations. In addition, even when an ability of an error detecting/correcting circuit is equivalent to or lower or higher than that of the error detecting/correcting circuit of Embodiment 1, almost the same effect is obtained.
Next, a semiconductor memory device of a comparative example will be described based on
Next, a semiconductor memory device of Embodiment 2 will be described based on
An internal processing flow will be described using
Next, a semiconductor memory device of Embodiment 3 will be described based on
A semiconductor memory device of the present invention can improve data reliability in copying data in a non-volatile memory. This Semiconductor memory device can be used in a digital AV apparatus, mobile phone terminal, PC, and so on using a semiconductor memory device as a recording medium. In addition, the semiconductor memory device well works especially when used in an apparatus frequently rewriting data.
Number | Date | Country | Kind |
---|---|---|---|
2004-137399 | May 2004 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/JP2005/007785 | 4/25/2005 | WO | 00 | 1/11/2007 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2005/109446 | 11/17/2005 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
5603001 | Sukegawa et al. | Feb 1997 | A |
6769087 | Moro et al. | Jul 2004 | B2 |
6868007 | Hasegawa et al. | Mar 2005 | B2 |
7012835 | Gonzalez et al. | Mar 2006 | B2 |
7054991 | Tanaka et al. | May 2006 | B2 |
7076722 | Shibata | Jul 2006 | B2 |
7136986 | Han et al. | Nov 2006 | B2 |
Number | Date | Country |
---|---|---|
2001-509941 | Jul 2001 | JP |
2003-157697 | May 2003 | JP |
2003-186758 | Jul 2003 | JP |
2003-242788 | Aug 2003 | JP |
Number | Date | Country | |
---|---|---|---|
20070277076 A1 | Nov 2007 | US |