Claims
- 1. A semiconductor memory device for reading data from a selected memory cell where the memory cells are arranged in an array and first bit lines and word lines coupled to the memory cells are arranged in a matrix, the word lines selecting the selected cell, the semiconductor memory device comprising:
- a first bit line coupled to a group of memory cells for carrying the current passing through the selected memory cell;
- first amplification means coupled to the first bit line for amplifying the current on the first bit line;
- a second bit line coupled to the first bit line through the first amplification means for carrying the amplified current;
- second amplification means coupled to the second bit line for further amplifying the current on the second bit line;
- a third bit line coupled to the second bit line through the second amplification means for carrying the further amplified current; and
- sensing means coupled to the third bit line for sensing the current on the third bit line, whereby the current passing through the selected memory cell is detected.
- 2. The semiconductor memory device of claim 1 wherein there are at least two third bit lines and further comprising selection means for selectively coupling one of the third bit lines to the sensing means.
- 3. The semiconductor memory device of claim 1 wherein there are at least two second bit lines coupled through separate second amplification means to the third bit line.
- 4. The semiconductor memory device of claim 1 wherein at least two first bit lines are coupled to the second bit lines through separate first amplification means.
- 5. The semiconductor memory device of claim 1 wherein each memory cell is formed of a MOS transistor.
- 6. The semiconductor memory device of claim 5 wherein the first bit line is coupled to one of the source and drain electrodes of the MOS transistors forming the memory cells.
- 7. The semiconductor memory device of claim 1 wherein a plurality of the memory cells are coupled to the first amplification means in parallel.
- 8. The semiconductor memory device of claim 1 wherein a plurality of the memory cells are coupled to the first amplification means in series.
- 9. The semiconductor memory device of claim 1 wherein the first bit line and the second bit line are formed as separate layers, separated by an insulating layer.
Priority Claims (4)
Number |
Date |
Country |
Kind |
61-164538 |
Oct 1986 |
JPX |
|
61-271408 |
Nov 1986 |
JPX |
|
62-154841 |
Jun 1987 |
JPX |
|
62-163497 |
Jun 1987 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 07/767,965, filed on Sep. 30, 1991, entitled SEMICONDUCTOR MEMORY DEVICE, now U.S. Pat. No. 5,260,899, issued on Nov. 9, 1993, which is a continuation of Application Ser. No. 07/527,670 filed May 21, 1990, now abandoned, which is a continuation of application Ser. No. 07/119,766, filed Nov. 12, 1987, now abandoned, which is a continuation-in-part of application Ser. No. 07/114,311, filed Oct. 27, 1987, now abandoned.
US Referenced Citations (6)
Non-Patent Literature Citations (2)
Entry |
"An 80ns 1MB ROM" by Fujio Masuoka, et al., 1984 IEEE International Solid-State Circuits Conference, pp. 146, 147 and 329. |
"4M Bit Mask ROM And The Application Therefore" by Shoichi Tsuijita Electronic Parts and Materials, published Jan. 1, 1986, pp. 104-108. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
767965 |
Sep 1991 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
527670 |
May 1990 |
|
Parent |
119766 |
Nov 1987 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
114311 |
Oct 1989 |
|