Claims
- 1. A semiconductor memory device comprising:
- a memory cell array having a plurality of memory cell units wherein each of said memory cell units is formed of a plurality of memory cells to which consecutive row addresses are assigned;
- a plurality of register cells for temporarily storing data read from each memory cell of the memory cell unit, and for temporarily storing data to be written to each memory cell of the memory cell unit, a number of said plurality of register cells being same as a number of said plurality of memory cells in each memory cell unit;
- discriminating means for comparing a previous row address designating said memory cell unit with a present row address to discriminate whether or not these row addresses designate the same memory cell unit, said discriminating means include address latch circuits latching a previously input address, a number of said address latch circuits being same as a number of address bits needed for selecting the memory cell unit from whole row address bits; and
- reading means for directly reading data of the register cell during a reading operation when it is discriminated that the previous row address designates the same memory cell unit as the present row address by said discriminating means.
- 2. The semiconductor memory device according to claim 1, further comprising:
- writing means for writing data into the register cells and restore the data to the memory cell, at the time of a writing operation when it is discriminated that the previous row address designates the same memory cell unit as the present row address by said discriminating means.
- 3. The semiconductor memory device according to claim 2, further comprising:
- a register cell for refresh to be selected at the time of a refresh operation.
- 4. A semiconductor memory device comprising:
- a memory cell array having a plurality of memory cell units wherein said memory cell array is formed of a plurality of memory cell units formed by connecting a plurality of memory cells in series, memory cells to which consecutive row addresses are assigned;
- a plurality of register cells for temporarily storing data read from each memory cell of the memory cell unit, and for temporarily storing data to be written to each memory cell of the memory cell unit, a number of said plurality of register cells being same as a number of said plurality of memory cells in each memory cell unit;
- discriminating means for comparing a previous row address designating said memory cell unit with a present row address to discriminate whether or not these row addresses designate the same memory cell unit, said discriminating means include address latch circuits latching a previously input address, a number of said address latch circuits being same as a number of address bits needed for selecting the memory cell unit from whole row address bits; and
- writing means for writing data to the register cell and restoring the data to the memory cell, without once reading data of the memory cell to the register cell during a writing operation when it is discriminated that the previous row address designates the same memory cell unit as the present row address by said discriminating means.
- 5. A semiconductor memory device according to claim 4, further comprising:
- a register cell for refresh to be selected at the time of a refresh operation.
Priority Claims (4)
Number |
Date |
Country |
Kind |
5-348441 |
Dec 1993 |
JPX |
|
5-349141 |
Dec 1993 |
JPX |
|
6-080424 |
Apr 1994 |
JPX |
|
6-248443 |
Sep 1994 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/364,235, filed on Dec. 27, 1994, now abandoned.
US Referenced Citations (3)
Foreign Referenced Citations (2)
Number |
Date |
Country |
4-147490 |
May 1992 |
JPX |
4-258878 |
Sep 1992 |
JPX |
Non-Patent Literature Citations (2)
Entry |
IEEE ISSCC Digest of Technical Papers, vol. 34, pp. 106-107, TAM 6.2, 1994, K. Kimura et al., "A Block Oriented RAM, Architecture". |
IEEE ISSCC Digest of Technical Papers, vol. 36, pp. 46-47, WP 3.3, 1994; T. Hasegawa et al., "An Exp. DRAM with an and structured cell". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
364235 |
Dec 1994 |
|