Claims
- 1. A semiconductor memory device comprising:
- a dynamic memory cell which includes a series connection comprising a switching MISFET and a storage capacitor connected in series, said storage capacitor comprising a first electrode, a silicon nitride film, and a second electrode;
- a bit line which is connected to one of said series connection;
- amplifier means which is coupled to said bit line and which supplies a signal having one level of a predetermined high level and a predetermined low level to said bit line;
- a first terminal which is coupled to said amplifier means and which is supplied with a first reference voltage having a first level substantially identical with said predetermined high level;
- a second terminal which is coupled to said amplifier means and which is supplied with a second reference voltage having a second level substantially identical with said predetermined low level; and
- a third terminal which is connected to the other end of said series connection and which supplies a voltage which is greater than said second level but less than said first level to said other end of said series connection so that a voltage of said storage capacitor to be stored between said first electrode and said second electrode has a smaller absolute value than an absolute value of said first level,
- wherein said switching MISFET has a region connected to said second electrode of said storage capacitor and a region connected to said bit line, and wherein said first electrode of said storage capacitor is connected to said third terminal.
- 2. A semiconductor memory device according to claim 1, wherein said first electrode is formed over said silicon nitride film and said silicon nitride film is formed over said second electrode.
- 3. A semiconductor memory device according to claim 2, wherein said amplifier means includes means for generating said signal having either said predetermined high level or said predetermined low level in accordance with data stored in said dynamic memory cell.
- 4. A semiconductor memory device according to claim 3, further comprising a silicon oxide film formed between said first electrode and said silicon nitride film.
- 5. A semiconductor memory device according to claim 4, further comprising a silicon oxide film formed between said second electrode and said silicon nitride film.
- 6. A semiconductor memory device according to claim 3, further comprising a silicon oxide film formed between said second electrode and said silicon nitride film.
- 7. A semiconductor memory device according to claim 1, wherein said first electrode is formed over said silicon nitride film and said silicon nitride film is formed over said second electrode.
- 8. A semiconductor memory device according to claim 7, further comprising a silicon oxide film formed between said first electrode and said silicon nitride film.
- 9. A semiconductor memory device according to claim 7, further comprising a silicon oxide film formed between said second electrode and said silicon nitride film.
- 10. A semiconductor device comprising:
- a dynamic memory cell which includes a series connection comprising a switching MISFET and a storage capacitor connected in series, said storage capacitor comprising a first electrode, a silicon nitride film, and a second electrode;
- a first silicon oxide film formed between said first electrode and said silicon nitride film;
- a second silicon oxide film formed between said second electrode and said silicon nitride film;
- a bit line which is connected to one end of said series connection;
- amplifier means which is coupled to said bit line and which supplies a signal having one level of a predetermined high level and a predetermined low level to said bit line;
- a first terminal which is coupled to said amplifier means and which is supplied with a first reference voltage having a first level substantially identical with said predetermined high level;
- a second terminal which is coupled to said amplifier means and which is supplied with a second reference voltage having a second level substantially identical with said predetermined low level; and
- a third terminal which is connected to the other end of said series connection and which supplies a voltage which is greater than said second level but less than said first level to said other end of said series connection so that a voltage of said storage capacitor to be stored between said first electrode and said second electrode has a smaller absolute value than an absolute value of said first level.
- wherein said switching MISFET has a region connected to said second electrode of said storage capacitor and a region connected to said bit line, and wherein said first electrode or said storage capacitor is connected to said third terminal.
- 11. A semiconductor memory device according to claim 10, wherein said amplifier means includes means for generating said signal having either said predetermined high level or said predetermined low level in accordance with data stored in said dynamic memory cell.
- 12. A semiconductor memory device comprising:
- a dynamic memory cell which includes a series connection comprising a switching MISFET and a storage capacitor connected in series, said storage capacitor comprising a first electrode, a silicon nitride film, and a second electrode, wherein said first electrode is formed over said silicon nitride film and said silicon nitride film is formed over said second electrode;
- a first silicon oxide film formed between said first electrode and said silicon nitride film;
- a second silicon oxide film formed between said second electrode and said silicon nitride film;
- a bit line which is connected to one end of said series connection;
- amplifier means which is coupled to said bit line and which supplies a signal having one level of a predetermined high level and a predetermined low level to said bit line;
- a first terminal which is coupled to said amplifier means and which is supplied with a first reference voltage having a first level substantially identical with said predetermined high level;
- a second terminal which is coupled to said amplifier means and which is supplied with a second reference voltage having a second level substantially identical with said predetermined low level; and
- a third terminal which is connected to the other end of said series connection and which supplies a voltage which is greater than said second level but less than said first level to said other end of said series connection so that a voltage of said storage capacitor to be stored between said first electrode and said second electrode has a smaller absolute value than an absolute value of said first level,
- wherein said switching MISFET has a region connected to said second electrode of said storage capacitor and a region connected to said bit line, and wherein said first electrode of said storage capacitor is connected to said third terminal.
Priority Claims (1)
Number |
Date |
Country |
Kind |
57-163888 |
Sep 1982 |
JPX |
|
Parent Case Info
This is a divisional of application Ser. No. 925,223, filed Oct. 31, 1986, now U.S. Pat. No. 4,740,920, which is a divisional of application Ser. No. 530,079, filed Sept. 7, 1983 now U.S. Pat. No. 4,638,460.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
4638460 |
Matsumoto |
Jan 1987 |
|
4740920 |
Matsumoto |
Apr 1988 |
|
Divisions (2)
|
Number |
Date |
Country |
Parent |
925223 |
Oct 1986 |
|
Parent |
530079 |
Sep 1983 |
|