Number | Date | Country | Kind |
---|---|---|---|
6-224996 | Sep 1994 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
5138412 | Hieda et al. | Aug 1992 | |
5235199 | Hamamoto et al. | Aug 1993 | |
5363326 | Nakajima | Nov 1994 | |
5373177 | Kitaoka | Dec 1994 |
Number | Date | Country |
---|---|---|
5-29579 | Feb 1993 | JPX |
Entry |
---|
"A 1.28 .mu.m 2 Bit-Line Shielded Memory Cell Technology for 64 Mb DRAMs", by Y. Kawamoto et al., 1990 Symposium on VLSI Technology, pp. 13-14. |
"Fabrication of Storage Capacitance-Enhanced Capacitors with a Rough Electrode", by Yoshio Hayashide et al., Japanese Journal of Applied Physics, vol. 29, 1990, pp. L2345-L2348. |
"State of Art DRAM Processing Technique", Mitsubishi Electric Technical Report, vol. 63, No. 11, 1989, pp. 17-22. |