Information
-
Patent Grant
-
D487430
-
Patent Number
D487,430
-
Date Filed
Wednesday, November 27, 200222 years ago
-
Date Issued
Tuesday, March 9, 200420 years ago
-
Inventors
-
Original Assignees
-
Examiners
Agents
- Brinks Hofer Gilson & Lione
-
-
US Classifications
Field of Search
US
- D14 432
- D14 433
- D14 434
- D14 435
- D14 436
- D14 437
- D14 438
- D13 182
- 174 522
- 257 659
- 257 666
- 257 668
- 257 687
- 257 704
- 257 787
- 361 212
- 361 816
- 361 820
-
International Classifications
-
Description
FIG. 1 is a top perspective view of a semiconductor memory element showing our new design;
FIG. 2 is a side elevation view thereof, the opposite side view being a mirror image of that shown;
FIG. 3 is a top plan view thereof;
FIG. 4 is a bottom plan view thereof; and,
FIG. 5 is a front elevation view thereof, the rear elevation view being a mirror image of that shown.
Claims
- The ornamental design for a semiconductor memory element, as shown and described.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2002-018507 |
Jul 2002 |
JP |
|
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
D260091 |
Mochizuki et al. |
Aug 1981 |
S |
4458291 |
Yanagisawa et al. |
Jul 1984 |
A |
D319629 |
Hasegawa et al. |
Sep 1991 |
S |
5394009 |
Loo |
Feb 1995 |
A |
D474472 |
Maekawa et al. |
May 2003 |
S |
Foreign Referenced Citations (2)
Number |
Date |
Country |
D1136820 |
Mar 2002 |
JP |
D1137203 |
Mar 2002 |
JP |