Claims
- 1. A semiconductor memory operable in response to a power source potential Vcc, comprising:
- a memory cell for storing data;
- a bit line pair for transferring the data;
- a sense amplifier to amplifying the data from the bit line pair and for sensing the data stored in the memory cell;
- a restore circuit directly connected to the bit line pair for restoring the data in the semiconductor memory; and
- barrier transistor means for increasing the speed of sensing, said barrier transistor means being connected between the sense amplifier and the restore circuit and having a gate and a constant gate potential sufficient to maintain an ON state.
- 2. The semiconductor memory according to claim 1, wherein the restore circuit comprises first and second MOS transistors forming a flipflop circuit controlled by a predetermined restore control signal.
- 3. The semiconductor memory according to claim 1 wherein the sense amplifier includes a plurality of MOS transistors of one conductivity type, and the barrier transistor means includes a plurality of barrier transistors of the same conductivity type.
- 4. The semiconductor memory according to claim 3 wherein the barrier transistors are N channel transistors and a Vcc power source potential is applied to the gates of the N channel transistors.
- 5. The semiconductor memory according to claim 3 wherein the barrier transistors are P channel transistors and earth potential is applied to the gates of the P channel transistors.
- 6. A semiconductor memory operable in response to a Vcc power source potential, comprising:
- a memory cell for storing data;
- a bit line pair for transferring the data;
- a precharge means for precharging the bit line pair to a potential of Vcc/2;
- a sense amplifier for amplifying the data from the bit line pair and for sensing the data stored in the memory cell;
- a restore circuit directly connected to the bit line pair for restoring the data in the semiconductor memory; and
- barrier transistor means for increasing the speed of sensing, said barrier transistor means being connected between the sense amplifier and the restore circuit and having a gate and a fixed gate potential sufficient to maintain an ON state.
- 7. The semiconductor memory according to claim 6 wherein the sense amplifier includes a plurality of MOS transistors of one conductivity type, and the barrier transistor means includes a plurality of barrier transistors of the same conductivity type.
- 8. The semiconductor memory according to claim 7 wherein the barrier transistors are N channel transistors and a Vcc power source potential is applied to the gates of the N channel transistors.
- 9. The semiconductor memory according to claim 7 wherein the barrier transistors are P channel transistors and earth potential is applied to the gates of the P channel transistors.
- 10. A semiconductor memory operable in response to a power source potential Vcc, comprising:
- a memory cell for storing data;
- a bit line pair for transferring the data;
- a sense amplifier for amplifying the data from the bit line pair and for sensing the data stored in the memory cell;
- a restore circuit directly connected to the bit line pair for restoring the data in the semiconductor memory; and
- barrier transistor means for increasing the speed of sensing and for transferring data from the sense amplifier to the bit line during a write operation, said barrier transistor means being connected between the sense amplifier and the restore circuit and having a gate and a gate potential sufficient to maintain an ON state.
- 11. A semiconductor memory operable in response to a power source potential Vcc, comprising:
- a memory cell for storing data;
- a bit line pair for transferring the data;
- a precharge means for precharging the bit line pair to a potential of substantially Vcc/2;
- a sense amplifier for amplifying the data from the bit line pair and for sensing the data stored in the memory cell;
- a restore circuit directly connected to the bit line pair for restoring the data in the semiconductor memory; and
- barrier transistor means for increasing the speed of sensing and for transferring data from the sense amplifier to the bit line during a write operation, said barrier transistor means being connected between the sense amplifier and the restore circuit and having a gate and a gate potential sufficient to maintain an ON state.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-7271 |
Jan 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 071,000,463, filed Jan. 5, 1987, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0189898 |
Nov 1983 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Lu et al., "Half-VDD Bit-Line Sensing Scheme in CMOS DRAM's," IEEE Journal of Solid-State Circuits, vol. SC-19, No. 4, pp. 451-454, Aug. 1984. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
463 |
Jan 1987 |
|