Claims
- 1. A memory apparatus packaged in one package comprising:a plurality of first data terminals; a plurality of first address terminals; a status terminal; and a plurality of memory chips integrated in one semiconductor substrate, wherein each of said memory chips comprises data terminals and address terminals, said data terminals of each of said memory chips connecting to said first data terminals, and said address terminals of each of said memory chips connecting to said first address terminals, wherein one of said memory chips is a nonvolatile memory, and wherein said status terminal is capable of outputting a status signal which indicates said nonvolatile memory being in a ready status or in a busy status.
- 2. A memory apparatus according to claim 1,wherein one of said memory chips is assigned an address space different from an address space assigned to another one of said memory chips.
- 3. A memory apparatus according to claim 2,wherein said nonvolatile memory is capable of storing data and/or is capable of erasing data, and wherein said nonvolatile memory is in said busy status when said nonvolatile memory performs said storing of data or said erasing of data.
- 4. A memory apparatus packaged in one package comprising:a plurality of memory chips; a plurality of first address terminals; a plurality of first data terminals; and a first power voltage terminal; wherein one of said memory chips is a nonvolatile memory, wherein each of said memory chips has address terminals and data terminals, said address terminals of each of said memory chips connecting to said first address terminals and said data terminals of each of said memory chips connecting to said first data terminals, and wherein said first power voltage terminal is connected to said nonvolatile memory to supply a first voltage used for data storing or for data erasing of data in said nonvolatile memory.
- 5. A memory apparatus packaged in one package comprising:a plurality of memory chips; a plurality of first address terminals; and a plurality of first data terminals, wherein one of said memory chips is a nonvolatile memory, wherein each of said memory chips has address terminals and data terminals, said address terminals of each of said memory chips connecting to said first address terminals and said data terminals of each of said memory chips connecting to said first data terminals, and wherein said nonvolatile memory comprises a status register which includes a bit which indicates said nonvolatile memory being in a ready status or in a busy status.
- 6. A memory apparatus according to claim 5,wherein said nonvolatile memory is capable of storing data and/or is capable of erasing data, and wherein said nonvolatile memory is in said busy status when said nonvolatile memory performs said storing of data or said erasing of data.
- 7. A memory apparatus according to claim 6,wherein said nonvolatile memory is capable of outputting a contents of said status register to outside of said memory apparatus.
- 8. A memory apparatus packaged in one package comprising:a plurality of first terminals which are capable of inputting or outputting data, a status terminal; and a plurality of memory chips, each of which is integrated in one semiconductor substrate, wherein each of said memory chips comprises terminals, said terminals of each of said memory chips connecting to said first terminals, wherein one of said memory chips is a nonvolatile memory, and wherein said status terminal is capable of outputting a status signal which indicates said nonvolatile memory being in a ready status or in a busy status.
- 9. A memory apparatus according to claim 8,wherein said nonvolatile memory is capable of storing data and/or is capable of erasing data, and wherein said nonvolatile memory is in said busy status when said nonvolatile memory performs said storing of data or said erasing of data.
- 10. A memory apparatus according to claim 9,wherein said nonvolatile memory comprises a status register which includes a bit which indicates said nonvolatile memory being in said ready status or in said busy status.
- 11. A memory apparatus according to claim 10,wherein said nonvolatile memory is capable of outputting a contents of said status register to outside of said memory apparatus.
Parent Case Info
This is a continuation of application Ser. No. 09/845,350, filed May 1, 2001, now U.S. Pat. No. 6,477,671; which is a continuation of Ser. No. 09/427,068 filed Oct. 26, 1999 (now U.S. Pat. No. 6,266,792) which is a continuation of application Ser. No. 08/981,094, filed Mar. 17, 1998 (now U.S. Pat. No. 6,016,560), the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (7)
Foreign Referenced Citations (6)
Number |
Date |
Country |
5334430 |
Mar 1978 |
JP |
5579500 |
Nov 1980 |
JP |
2-148499 |
Jun 1990 |
JP |
4-313898 |
Nov 1992 |
JP |
4-369750 |
Dec 1992 |
JP |
7-98998 |
Apr 1995 |
JP |
Continuations (3)
|
Number |
Date |
Country |
Parent |
09/845350 |
May 2001 |
US |
Child |
10/244539 |
|
US |
Parent |
09/427068 |
Oct 1999 |
US |
Child |
09/845350 |
|
US |
Parent |
08/981094 |
Mar 1998 |
US |
Child |
09/427068 |
|
US |