Claims
- 1. A computer system comprising:
- a processor; and
- a plurality of memory modules coupled to the processor through a memory bus, each memory module comprising:
- a plurality of memory devices having defective physical locations and identical logical address spaces; and
- a plurality of remapping devices programmable by the processor to assign logical addresses in a predetermined section of the identical logical address space of each memory device to the defective locations of the memory device with each of the predetermined sections lying at coinciding identical ends of each of the identical logical address spaces.
- 2. The computer system of claim 1 wherein the logical addresses in the predetermined sections are disabled.
- 3. The computer system of claim 1 wherein each one of the plurality of memory modules further comprise a spare memory device and wherein the remapping devices assign the logical addresses in the predetermined sections to physical locations in the spare memory device.
- 4. The computer system of claim 1 wherein the memory modules are dual in-line memory modules.
- 5. The computer system of claim 1 wherein the memory modules are single in-line memory modules.
- 6. The computer system of claim 1 wherein the memory modules are embedded dynamic random access memory.
- 7. The computer system of claim 1 wherein the memory devices are dynamic random access memory devices.
- 8. The computer system of claim 1 wherein the memory devices are static random access memory devices.
- 9. The computer system of claim 1 wherein the memory devices are video random access memory devices.
- 10. The computer system of claim 1 wherein the memory devices are flash memory devices.
- 11. A computer system comprising:
- a processor; and
- a plurality of memory modules coupled to the processor through a memory bus, each memory module comprising:
- a plurality of memory devices having an identical number of logically addressable physical locations, wherein the logical addresses corresponding to the physical locations in each memory device are grouped into a first end section, a second end section, and a plurality of intermediate sections; and
- a plurality of remapping devices programmable by the processor to exchange the logical addresses in the same end section of each memory device with the logical addresses in an intermediate section that corresponds to defective physical locations in each memory device.
- 12. The computer system of claim 11 wherein the logical addresses in the same end section are disabled.
Parent Case Info
This application is a division of U.S. patent Ser. No. 09/030,498, filed Feb. 25, 1998, now U.S. Pat. No. 6,081,463, issued Jun. 27, 2000.
US Referenced Citations (19)
Divisions (1)
|
Number |
Date |
Country |
Parent |
030498 |
Feb 1998 |
|