Claims
- 1. A memory unit comprising:
- a memory cell array divided into words including overlap words, wherein each of the overlap words is identified by a first address pair including a first address and a first window number and by a second address pair including a second address and a second window number;
- first decoding means for decoding an address signal and a window signal into a first word selection signal;
- second decoding means for decoding the address signal and the window signal into a second word selection signal; and
- means for selecting a particular one of the words of the memory cell array in response to the first word selection signal and the second word selection signal, and executing an access to the selected word;
- wherein the first decoding means operates for decoding an address signal and a window signal which designate the first address pair of one of the overlap words, and the second decoding means operates for decoding an address signal and a window signal which designate the second address pair of one of the overlap words.
- 2. A memory unit comprising:
- a plurality of bit lines;
- a plurality of word lines;
- at least two decoders connected to the word lines and decoding addresses on an address signal line into respective output signals which are respectively fed to at least two of the word lines,
- said address signal line directly connected to each of said at least two decoders for directly inputting a same address thereto,
- wherein an address assignment of one of the decoders is different from an address assignment of another of the decoders; and
- an array of memory cells connected to the bit lines and the word lines, wherein each of the memory cells includes at least two input/output sections and a memory element connected to said at least two input/output sections, wherein said at least two input/output sections of each memory cell are respectively connected to respective ones of said at least two of the word lines, respectively, and are connected to one of the bit lines, and wherein said at least two input/output sections transmit data between the memory element and the bit line in response to signals on the word lines,
- wherein at least two different addresses are assigned to each of at least two said memory cells.
- 3. A memory unit as recited in claim 2, wherein said at least two input/output sections of each of said memory cells are respectively connected to two different word lines and to a common one of said bit lines.
- 4. A memory unit as recited in claim 2, wherein:
- said at least two input/output sections comprise two input sections respectively connected to two respective write word lines, said two input sections also connected to a write bit line, and
- said two decoders activate a corresponding one of said write word lines in response to said same address inputted thereto,
- one of said at least two input sections being activated by the activated corresponding one of said write word lines to write data from said write bit line to a memory cell.
- 5. A memory unit as recited in claim 4, wherein:
- said at least two input/output sections further comprise two output sections respectively connected to two respective read word lines, said two output sections also connected to a read bit line, and
- said two decoders activate a corresponding one of said read word lines in response to a same address inputted thereto,
- one of said at least two output sections being activated by the activated corresponding one of said read word lines to read data from said memory cell to said read bit line.
- 6. A memory unit as recited in claim 2 wherein:
- said at least two input/output sections comprise two output sections respectively connected to two respective read word lines, said two output sections also connected to a read bit line, and
- said two decoders activate a corresponding one of said read word lines in response to said same address inputted thereto,
- one of said at least two output sections being activated by the activated corresponding one of said read word lines to read data from a memory cell to said read bit line.
- 7. A memory unit as recited in claim 2 wherein said same address provided to said two decoders includes a first address portion designating a first window and a second address portion designating a first particular address for a particular memory cell in said first window, and alternatively includes an alternate same address having an alternate first address portion and an alternate second address portion for that particular memory cell,
- wherein said alternate first address portion of said alternate address designates a second window and said alternate second address portion of said alternate address designates a second particular address for that particular memory cell when addressed in said second window;
- said one decoder operating for decoding only an address designating said first window in said first address portion thereof and said another decoder operating for decoding only an address designating said second window in said first address portion thereof.
- 8. A memory unit comprising:
- a plurality of bit lines;
- a plurality of word lines;
- at least two decoder means connected to the word lines and decoding address signals on a common address signal line into respective output signals which are respectively fed to at least two of the word lines,
- said common address signal line connected in common to each of said decoder means for inputting address signals in common thereto,
- an array of memory cells connected to the bit lines and the word lines, wherein each of the memory cells includes input/output means and a memory element, said memory element connected to said input/output means,
- wherein said input/output means of each memory cell is respectively connected to said at least two of the word lines,
- said input/output means also connected to a set of bit lines,
- wherein an address assignment of one of said at least two decoder means is different from an address assignment of another of said at least two decoder means for feeding the respective output signals of said at least two decoder means to a single one of said memory cells on different ones of the word lines in response to at least two different address signals on said address signal lines,
- said input/output means transmitting data between the memory element and the set of bit lines connected thereto in response to signals on the at least two word lines connected thereto,
- wherein each of at least two said memory cells is assigned at least first and second different addresses by said at least two decoder means so that said input/output means of each of said at least two memory cells operates for transmitting data between the memory element and the set of bit lines connected thereto in response to said different addresses assigned thereto by said at least two decoder means when responding to different address signals on the common address signal line.
- 9. A memory unit as recited in claim 8, wherein said input/output means is connected to said two decoder means by said at least two word lines and is connected to a smaller number of bit lines than word lines.
- 10. A memory unit as recited in claim 8, wherein each memory cell comprises a plurality of input/output means, each connected to said memory element, wherein at least one of said input/output means is connected to said two decoder means by said at least two word lines and is connected to a smaller number of bit lines than word lines.
- 11. A memory unit as recited in claim 10, wherein said at least one of said input/output means is connected to only one bit line.
- 12. A memory unit as recited in claim 8, wherein said input/output means is connected to said two decoder means by said at least two word lines and is connected to a smaller number of sets of bit lines than a number of said word lines.
Priority Claims (1)
Number |
Date |
Country |
Kind |
1-302828 |
Nov 1989 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/235,263 filed Apr. 29, 1994, now U.S. Pat. No. 5,422,857, which is a continuation of application Ser. No. 07/612,730, filed on Nov. 14, 1990, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
60-236188 |
Nov 1985 |
JPX |
62-76092 |
Apr 1987 |
JPX |
9208230 |
May 1992 |
WOX |
Non-Patent Literature Citations (1)
Entry |
Sheldon S. Chang "Multiple-Read Single-Write Memory and Applications" IEEE Transactions on Computers, vol. C.29, No. 8, Aug., 1980. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
235263 |
Apr 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
612730 |
Nov 1990 |
|