| S. Ogura et al., “Low Voltage, Low Current, High Speed Program Step Split Gate Cell with Ballistic Direct Injection for EEPROM/Flash,” IEDM, pp. 987-990 (1988). |
| Wann et al., “High Endurance Ultra-Thin Tunnel Oxide for Dynamic Memory Application,” IDEM, pp. 867-870 (1995). |
| Bauer, M. et al., “A Multilevel-Cell 32Mb Flash Memory”, IEEE International Solid-State Circuits Conference, pp. 132-133, Feb. 1995. |
| Ghani, T. et al., “100 nm Gates Length High Performance/Low Power CMOS Transistor Structure”, IEDM, pp. 415-418 Dec. 1999. |
| Yoshikawa, K., Embedded Flash Memories--Technology assessment and future--, Proceedings of Technical Papers, 1999 International Symposium on VLSI Technology, Systems, and Applications, pp. 183-186, (Jun. 1999). |