Embodiments relate to the field of semiconductor devices, and more particularly to semiconductor devices using mesa-type structures.
In the present day semiconductor devices may employ mesa-type structures to form active devices. According to known approaches, a mesa structure may form electrical isolation for a semiconductor substrate that includes multiple layers of different polarity. For example, a semiconductor substrate may include an n-type region in an interior region and a p-type layer that is formed above the n-type region, toward the surface of the semiconductor substrate. To form a mesa-type device, in order to achieve electrical isolation of an area of the substrate to form the mesa, a perimeter for the mesa to be formed may be defined by lithography. For example, a photoresist layer may be deposited upon the substrate, and a mask or other means may be used to define the perimeter of the mesa within the photoresist layer. The photoresist layer may then be patterned to generate exposed regions of the substrate to be etched. A subsequent wet etch process may be performed to remove a surface portion of the substrate to define the perimeter, thus creating a mesa. The perimeter region may then be passivated for example. This approach to forming mesas may involve multiple operations, including photoresist coating, mask aligning, development, over bake, and may involve WNDR, NBA, quartz mask materials.
In view of the above considerations, improvements to the aforementioned mesa process may be useful.
With respect to these and other considerations the present disclosure is provided.
In one embodiment, a method of forming a semiconductor device is provided. The method may include providing a semiconductor substrate, the semiconductor substrate comprising an inner region of a first polarity, and a surface layer, disposed on the inner region, wherein the surface layer comprises a second polarity, opposite the first polarity. The method may further include removing a surface portion of the semiconductor substrate using a saw, wherein a trench region is formed within the semiconductor substrate, and cleaning the trench region using a chemical process, wherein at least one mesa structure is formed within the semiconductor substrate.
In another embodiment a method of forming a semiconductor device may include providing a semiconductor substrate, the semiconductor substrate comprising an inner region of a first polarity, and a surface layer, disposed on the inner region, wherein the surface layer comprises a second polarity, opposite the first polarity. The method may also include using a saw to define a grid pattern in the semiconductor substrate, wherein the grid pattern comprises a trench region formed in an X-Y grid, wherein the trench region extends through an entirety of the surface layer, wherein a plurality of mesas are formed in the surface layer, wherein a given mesa of the plurality of mesas is electrically isolated from other mesas of the plurality of mesas.
In a further embodiment, a method of forming a semiconductor device is provided. The method may include providing a semiconductor substrate, the semiconductor substrate comprising an inner region of a first polarity, and a first surface layer, disposed on the inner region, on a first side of the semiconductor substrate, and a second surface layer, disposed on the inner region, on a second side of the semiconductor substrate, opposite the first side. As such, the first surface layer and the second surface layer may comprise a second polarity, opposite the first polarity. The method may include removing a first surface portion of the semiconductor substrate using a saw, on the first surface, and removing a second surface portion of the semiconductor substrate on the second surface, using the saw. As such, a first trench region may be formed within the semiconductor substrate on the first surface, and a second trench region may be formed within the semiconductor substrate on the second surface. The method may include cleaning the first trench region and the second trench region using a chemical process, wherein at least one mesa structure is formed within the semiconductor substrate on the first side, and at least one additional mesa structure is formed within the semiconductor substrate on the second side.
The present embodiments will now be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments are shown. The embodiments are not to be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey their scope to those skilled in the art. In the drawings, like numbers refer to like elements throughout.
In the following description and/or claims, the terms “on,” “overlying,” “disposed on” and “over” may be used in the following description and claims. “On,” “overlying,” “disposed on” and “over” may be used to indicate that two or more elements are in direct physical contact with one another. Also, the term “on,”, “overlying,” “disposed on,” and “over”, may mean that two or more elements are not in direct contact with one another. For example, “over” may mean that one element is above another element while not contacting one another and may have another element or elements in between the two elements. Furthermore, the term “and/or” may mean “and”, it may mean “or”, it may mean “exclusive-or”, it may mean “one”, it may mean “some, but not all”, it may mean “either”, and/or it may mean “both”, although the scope of claimed subject matter is not limited in this respect.
In various embodiments methods for forming mesa type semiconductor devices including a transient voltage suppression (TVS) diode device are provided.
In
For example, in the case of TVS device, a suitable dopant concentration may be chose to generate a target breakdown voltage, such as 15 V-20 V, or 30 V-35 V, according to different non-limiting embodiments. Likewise, the thickness of the surface layer 112 may be chose to generate the desired electrical properties of a device to be formed. In some non-limiting embodiments the thickness of the surface layer 112 may be in the range of two mils.
Turning to
As suggested in
To define a mesa device structure 140, the saw apparatus 120 may be arranged to generate a two-dimensional pattern for the trench region 130, such as a grid pattern. In the example, of
In accordance with embodiments of the disclosure, further operations may be performed to complete formation of a semiconductor device, including cleaning and passivation, as detailed with respect to further embodiments to follow.
An advantage of the approach shown in
In
As with the embodiments of
As further depicted in
As suggested in
To define a mesa device structure 240, the saw apparatus 220 may be arranged to generate a two-dimensional pattern for the trench region 230, such as a grid pattern, as generally described with respect to
After formation of the trench region 230, shown in
An advantage of the embodiment of
While not shown in
At block 320, a surface layer of a second conductivity type is formed in a surface region on one main surface of the semiconductor substrate, where the surface layer and an inner portion of the semiconductor substrate define a p/n junction. For example, if the semiconductor substrate is doped to have an N-type polarity as a whole, the surface layer may be formed on the semiconductor substrate to define a P-type semiconductor layer that is disposed now over an N-type inner portion of the semiconductor substrate. In some non-limiting embodiments, a second surface layer of the second conductivity type may be formed on an opposite main surface of the semiconductor substrate. In such embodiments, a second p/n junction may be formed between the inner portion of the semiconductor substrate and the second surface layer.
At block 330, a trench structure is formed in a surface region of the semiconductor substrate, using a saw cut process, where the trench structure extends at least to the depth of the p/n junction. and wherein trench structure encloses at least one mesa structure. In particular, the saw cut process may be performed in a manner that the trench structure forms a two-dimensional perimeter that defines at least one mesa structure. In various embodiments, the saw cut process may define a two-dimensional rectangular grid that defines an array of mesa structures.
At block 340, a chemical etch process is performed, subsequently to the saw cut process, to remove debris and clean the trench structure. The chemical etch process may be any suitable etch process as known in the art, such as an MAE process.
Turning to block 350, a passivation process is performed to passivate the trench structure.
At block 420, a first surface layer of second conductivity type is formed in a first surface of the semiconductor substrate, and a second surface layer of the second conductivity type is formed in a second surface of the semiconductor substrate. As such, the first semiconductor layer and an inner portion of the semiconductor substrate define a first p/n junction, and the second semiconductor layer and inner portion of the semiconductor substrate define a second p/n junction.
At block 430 a first trench structure is formed in the first surface of the semiconductor substrate, using a saw process, wherein the first trench structure extends at least to depth of the first p/n junction, and wherein the first trench structure encloses at least one mesa structure on the first surface.
At block 440, a second trench structure is formed in the second surface of the semiconductor substrate, using the saw process, wherein the second trench structure extends at least to depth of the second p/n junction, and wherein the second trench structure encloses at least one additional mesa structure on the second surface.
At block 450, a chemical etch is performed to clean the first trench structure and the second trench structure. The chemical etch may be any suitable etch process as known in the art, such as an MAE process.
At block 460, a passivation process is performed to passivate the first trench structure and the second trench structure. As such, a bi-directional diode device may be formed with mesa device structures on both sides of the semiconductor substrate.
While the present embodiments have been disclosed with reference to certain embodiments, numerous modifications, alterations and changes to the described embodiments are possible without departing from the sphere and scope of the present disclosure, as defined in the appended claims. Accordingly, it is intended that the present embodiments not be limited to the described embodiments, and that it has the full scope defined by the language of the following claims, and equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
202110335748.7 | Mar 2021 | CN | national |