Claims
- 1. A non-volatile flash memory unit comprising:
- a plurality of memory cells, each comprising a charge storage device, arranged in an array having rows and columns; and
- a plurality of bit lines and a plurality of word lines connected to said memory cells;
- wherein data is written to said memory unit by storing charges in said storage devices, said charges entering and leaving said charge storage devices by Fowler-Nordheim tunneling as said data is written and erased, respectively; and
- wherein, when data is erased from said memory unit, a negative voltage pulse is applied to a selected word line while all other word lines of said plurality of word lines are maintained at a reference voltage; and
- wherein, when data is erased from said memory unit, a positive voltage is applied to all of said plurality of bit lines.
- 2. A memory unit as claimed in claim 1, further comprising a power source for powering said memory unit which outputs a power source voltage;
- wherein said positive voltage applied to all of said plurality of bit lines during an erase operation is said power source voltage.
- 3. A memory unit as claimed in claim 2, wherein said power source voltage is 3.3 volts.
- 4. A memory unit as claimed in claim 1, wherein said reference voltage is 0 volts.
- 5. A memory unit as claimed in claim 1, wherein:
- each of said plurality of bit lines comprises a main bit line and a sub-bit line, said sub-bit line being connected through a switch to said main bit line, and
- each sub-bit line being connected to each memory cell in a column of said array.
- 6. A memory unit as claimed in claim 5, wherein said switches are a transistor.
- 7. A memory unit as claimed in claim 1, further comprising a main source line and a plurality of sub-source lines each of which is connected to said main source line through a switch, wherein each of said sub-source lines is connected to each memory cell in a column of said array.
- 8. A memory unit as claimed in claim 7, wherein said switches are transistors.
- 9. A memory unit as claimed in claim 1, wherein after an erase operation, a reference voltage, different from said positive voltage, is applied to all of said bit lines to verify said erase operation.
- 10. A memory unit as claimed in claim 1, wherein a block erasure operation is performed by successive erasing of a group of selected word lines all of which cross a common group of sub-bit lines, said group of selected word lines defining an erasure block.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-172956 |
Jul 1994 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 08/499,516 filed Jul. 7, 1995.
US Referenced Citations (15)
Non-Patent Literature Citations (1)
Entry |
A Quick Intelligent Program Architecture For 3V-Only NAND-EPROMS, Tanaka et al, Symposium on VLSI Circuits Digest Of Technical Papers, Feb. 1992. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
499516 |
Jul 1995 |
|