Claims
- 1. A semiconductor-on-insulator (SOI) wafer having at least one active device formed therefrom comprising:a silicon substrate; a buried oxide (BOX) layer disposed on the substrate; and an active layer disposed on the BOX layer having an upper silicon layer disposed on a silicon-germanium layer, the silicon-germanium layer disposed on a lower silicon layer, wherein the silicon-germanium of the silicon-germanium layer is strained silicon-germanium and is about 200 Å to about 400 Å thick; and wherein the active device includes a source and a drain formed in the active layer with a body region between the source and the drain, and a gate formed over the body region and having a gate electrode separated from the body by a gate dielectric, the gate controlling a channel interposed between the source and the drain and within the silicon-germanium layer and, wherein the source and the drain include extensions and deep doped regions, the channel being interposed between the extension of the source and the extension of the drain.
- 2. The SOI wafer according to claim 1, wherein the upper silicon layer is about 100 Å to about 200 Å thick.
- 3. The SOI wafer according to claim 1, wherein the lower silicon layer is about 100 Å to about 200 Å thick.
- 4. The SOI wafer according to claim 1, wherein the atomic concentration of silicon in the silicon-germanium layer to about 30% to about 70% and the atomic concentration of germanium in the silicon-germanium layer is about 30% to about 70%.
- 5. The SOI wafer according to claim 1, wherein the active device is an N-channel device.
- 6. The SOI wafer according to claim 1, wherein the gate dielectric is formed on the upper silicon layer.
- 7. The SOI wafer according to claim 1, wherein an extension junction depth is within the silicon-germanium layer.
- 8. The SOI wafer according to claim 1, wherein the extensions are aligned with the gate electrode.
- 9. The SOI water according to claim 8, wherein the deep doped regions are aligned with sidewall spacers disposed adjacent lateral sidewalls of the gate electrode.
- 10. The SOI wafer according to claim 1, wherein the extensions have a dopant concentration of about 1.0×1019 atoms/cm3 to about 1.0×1020 atoms/cm3.
- 11. The SOI wafer according to claim 10, wherein the deep doped regions have a dopant concentration of about 1.0×1020 atoms/cm3 to about 1.0×1021 atoms/cm3.
- 12. The SOI wafer according to claim 1, wherein the deep doped regions have a dopant concentration of about 1.0×1020 atoms/cm3 to about 1.0×1021 atoms/cm3.
- 13. The SOI wafer according to claim 1, wherein the active device is a partially depleted field effect transistor.
RELATED APPLICATION DATA
This application is a divisional of U.S. patent application Ser. No. 09/794,884, filed Feb. 26, 2001, now U.S. Pat. No. 6,410,371 the disclosure of which is herein incorporated by reference in its entirety.
US Referenced Citations (27)
Foreign Referenced Citations (3)
Number |
Date |
Country |
5-183154 |
Jul 1993 |
JP |
10-93076 |
Apr 1998 |
JP |
2001-217433 |
Aug 2001 |
JP |
Non-Patent Literature Citations (1)
Entry |
Quinones et al, “Design, Fabrication, and Analysis of SiGeC Hetrojunction of PMOSFETs” IEEE trans. on electronic devices vol. 47, No. 9, Sep. 2000. |