Semiconductor package

Information

  • Patent Grant
  • D822629
  • Patent Number
    D822,629
  • Date Filed
    Thursday, July 13, 2017
    7 years ago
  • Date Issued
    Tuesday, July 10, 2018
    6 years ago
  • US Classifications
    Field of Search
    • US
    • D13 182
    • 257 678000
    • 257 684000
    • 257 690000
    • 257 691000
    • 361 679010
    • 361 713000
    • 361 728000
    • 361 736000
    • 361 760000
    • 361 761000
    • 361 772000
    • 361 775000
    • 361 783000
    • 361 820000
    • 174 250000
    • 174 253000
    • 438 015000
    • 438 025000
    • 438 026000
    • 438 051000
    • 438 055000
    • 438 063000
    • 438 064000
    • 438 106000
    • CPC
    • H01L21/00
    • H01L2224/42
    • H01L2224/43
    • H01L2021/00
    • H01L2021/02
    • H01L2021/04
    • H01L21/4814
    • H01L21/4846
    • H01L21/4871
    • H01L21/67144
    • H01L23/02
    • H01L23/13
    • H01L23/14
    • H01L23/147
    • H01L2924/171
    • H01L2924/1711
    • H01L2924/1715
    • H01L2924/17151
    • H01L2924/181
    • H01L2924/1811
    • H01L2924/1815
    • H01L2924/19042
    • H01L2924/1905
    • H01L2224/08054
    • H01L23/58
    • H05B41/14
    • H02B6/4201
    • G02B6/4256
    • G02B6/4257
    • G02B6/4261
    • G02B6/4262
    • G02B6/428
    • G02B6/4281
    • H05K1/14
    • H05K1/141
    • H05K1/142
    • H05K1/144
    • H05K1/18
    • H05K1/181
    • H05K1/182
    • H05K1/026
  • International Classifications
    • 1303
    • Term of Grant
      15Years
Abstract
Description


FIG. 1 is a top perspective view of a semiconductor package showing our new design;



FIG. 2 is a bottom perspective view thereof;



FIG. 3 is a front view thereof;



FIG. 4 is a rear view thereof;



FIG. 5 is a right side view thereof;



FIG. 6 is a top view thereof;



FIG. 7 is a bottom view thereof;



FIG. 8 is an enlarged portion view labeled 8 taken in FIG. 1;



FIG. 9 is an enlarged portion view labeled 9 taken in FIG. 2; and,



FIG. 10 is another perspective view thereof shown in a used condition in which the semiconductor package is sealed and mounted onto a substrate which is shown in broken lines.


The broken lines in the drawings illustrate portions of the semiconductor package which form no part of the claimed design. The dot-dashed lines in the drawings are for the purpose of showing boundaries of the design and form no part of the claimed design.


Claims
  • The ornamental design for a semiconductor package, as shown and described.
Priority Claims (1)
Number Date Country Kind
2017-001320 Jan 2017 JP national
US Referenced Citations (37)
Number Name Date Kind
D259559 Mochizuki Jun 1981 S
D259560 Mochizuki Jun 1981 S
D259782 Mochizuki Jul 1981 S
D259783 Mochizuki Jul 1981 S
D260091 Mochizuki Aug 1981 S
D260986 Mochizuki Sep 1981 S
5347160 Sutrina Sep 1994 A
D396846 Nakayama Aug 1998 S
D396847 Nakayama Aug 1998 S
D416236 Kobayashi Nov 1999 S
D432097 Song Oct 2000 S
D444132 Iwanishi Jun 2001 S
D460951 Fukumoto Jul 2002 S
D461171 Fukumoto Aug 2002 S
D465773 Fukumoto Nov 2002 S
D466873 Kasem Dec 2002 S
D472528 Kasem Apr 2003 S
D475028 Hori May 2003 S
D475355 Hori Jun 2003 S
D475982 Hori Jun 2003 S
D476959 Yamada Jul 2003 S
D476962 Yoshihira Jul 2003 S
D487430 Asaka Mar 2004 S
D489338 Seddon May 2004 S
D502151 Standing Feb 2005 S
D504874 Celaya May 2005 S
D508682 Yamada Aug 2005 S
D510728 Celaya Oct 2005 S
D648290 Mori Nov 2011 S
D653633 Soyano Feb 2012 S
D653634 Soyano Feb 2012 S
D724552 Lai Mar 2015 S
D754084 Kawase Apr 2016 S
D762185 Muehlensiep Jul 2016 S
D762597 Bertalan Aug 2016 S
D768115 Kazanchian Oct 2016 S
D796459 Iwai Sep 2017 S
Foreign Referenced Citations (1)
Number Date Country
2012156428 Aug 2012 JP