The invention pertains to semiconductor processing methods, and to semiconductor constructions.
As the level of integration of integrated circuitry increases, it is becoming an ever greater challenge to maintain electrical isolation between adjacent electrical devices. For instance, the density of dynamic random access memory (DRAM) has been approximately quadrupled every three years by virtue of advances in DRAM technology. As the device dimensions scale down, it is becoming more and more challenging to maintain electrical isolation (especially cell-to-cell isolation) in the memory array region due to reduction of space for isolation structures. A common isolation structure is a trenched isolation structure (such as, for example, a shallow trench isolation structure), and it is becoming increasingly challenging to form and fill the trenches of such isolation structures within the ever-decreasing real estate available for the structures.
Cell-to-cell isolation is becoming a greater factor in causing failure of integrated circuitry, with such failure frequently being due to leakage around a trenched isolation region. Field implants have been utilized in an attempt to prevent leakage around trenched isolation structures, but such can create problems with refresh.
Cell-to-cell isolation is already problematically challenging, and is expected to become even more challenging for future generations of devices due to the tighter pitch and smaller space available for isolation structures of the future. Accordingly, it is desirable to develop new isolation structures. It would be particularly desirable for such isolation structures to be suitable for cell-to-cell isolation.
In one aspect, the invention includes a semiconductor processing method. A semiconductor material is provided, and an opening is formed to extend into the semiconductor material. An upper periphery of the opening is provided with a liner while at least a portion of a lower periphery of the opening is unlined. Etching is conducted through the unlined portion to form a bulbous extension of the opening, and such bulbous extension is substantially filled with insulative material.
In one aspect, the invention encompasses a semiconductor processing method. A semiconductor material is provided and an opening is formed to extend into the semiconductor material to a first depth. A periphery of the opening is lined with a protective liner, except for the lower region of the opening. Etching is conducted through the unlined lower region of the opening with an etch that is at least substantially isotropic to form a widened extension of the opening.
In one aspect, the invention encompasses a semiconductor processing method. A silicon-containing material is provided. An opening is formed to extend into the silicon-containing material. The opening has a bulbous bottom region and a stem region extending upwardly from the bottom region to a surface of the silicon-containing material. The opening is substantially filled with insulative material. A first transistor device is formed on one side of the opening, with the first transistor device having a pair of first source/drain regions extending into the silicon-containing material. A second transistor device is formed on an opposing side of the opening from the first transistor device, with the second transistor device having a pair of second source/drain regions extending into the silicon-containing material. The insulative material within the opening is utilized to provide electrical isolation between the first and second transistor devices.
In one aspect, the invention includes a semiconductor construction. The construction comprises a semiconductor material and an electrically insulative structure extending into the semiconductor material. The electrically insulative structure has a bulbous bottom region and a stem extending upwardly from the bottom region to a surface of the semiconductor material. The construction can further include a first transistor device on one side of the electrically insulative structure and a second transistor device on an opposing side of the electrically insulative structure, with the insulative material of the insulative structure providing electrical isolation between the first and second transistor devices.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
The invention includes processes in which bottom regions of openings or trenches are expanded. In particular aspects, the openings having expanded bottom regions are filled with insulative material to create trenched isolation structures. Such isolation structures can provide improvements relative to prior art isolation structures for cell-to-cell isolation in a memory array. Some specific applications of the invention utilize isolation structures formed in accordance with the invention to improve refresh and functionality of devices associated with a memory array relative to the refresh and functionality that would occur in prior art constructions. In some aspects of the invention, the expanded bowl (i.e., expanded bottom region) of an isolation region formed in accordance with the invention is kept relatively far away from channel regions of access devices so that operating parameters of the devices (for example, channel length and drive current) are not adversely impacted by the utilization of the isolation region of the present invention.
A particular aspect of the invention is described with reference to
Referring to
Although silicon is one exemplary semiconductor material that can be incorporated into substrate 12, it is to be understood that the substrate can comprise other semiconductor materials, including, for example, germanium.
A layer 14 comprising, consisting essentially of, or consisting of silicon dioxide is formed over substrate 12; and a layer 16 comprising, consisting essentially of, or consisting of silicon nitride is formed over layer 14. The layers 14 and 16 are together patterned to form a hard mask over substrate 12. The patterned hard mask has an opening 18 extending therethrough to an upper surface of substrate 12. Layers 14 and 16 can be patterned through any suitable processing, including, for example, forming photolithographically patterned photoresist over layer 16, transferring a pattern from the photoresist to the underlying layers 14 and 16, and subsequently removing the photoresist.
Referring to
The opening 18 has a maximum cross-sectional width 19 extending transversely across the opening at a widest portion of the opening within substrate 12. Such width can be any suitable width, and in particular aspects will be a width of less than or equal to about 100 nanometers.
Referring next to
Liner 20 can comprise any material suitable for protecting surfaces of substrate 12 during a subsequent etch (discussed below). For instance, liner 20 can comprise, consist essentially of, or consist of silicon dioxide. In such aspects, the liner can be formed by depositing silicon dioxide within the opening, and/or can be formed by thermal oxidation of exposed surfaces of a silicon-containing substrate 12 within the opening. If substrate 12 comprises semiconductor materials other than silicon, the oxide formed within the opening as liner 20 can be an oxide other than silicon dioxide. The oxidation utilized to form liner 20 can, for example, comprise oxidation with an O2 plasma, either in situ or ex situ, and in some aspects chlorine can also be incorporated into the oxidation chemistry.
In some aspects of the invention, liner 20 can comprise, consist essentially of, or consist of a polymeric organic material (or, in other words, an organic polymer). For instance, the liner can comprise, consist essentially of, or consist of a combination of carbon, hydrogen and fluorine. In such aspects, the polymer can be formed from one or more of CHF3, CH2F2, CH3F, CF4, CH4, C2H6, C2H4, NH3, and HBr. If the liner comprises an organic polymer, such can be directly on semiconductor material of substrate 12 (as shown), or can be over an intervening layer, such as, for example, a thin layer of native oxide.
The deposition conditions utilized for forming liner 20 can comprise moderate to high pressure, and low bias voltage to uniformly deposit the liner within opening 18. If the liner comprises a polymeric organic material, the liner can be deposited over exposed surfaces of layers 14 and 16 in addition to being deposited along exposed surfaces of semiconductor material substrate 12 within opening 18.
Referring next to
In some aspects, opening 18 can be considered to have an upper periphery and a lower periphery, with the lower periphery including, but not being limited to, a bottom-most portion of the opening. The shown etch has removed the liner from over the bottom-most portion of the opening, and not removed liner from regions above the bottom-most portion. The delineation between the upper periphery of the opening and the lower periphery of the opening can occur at any location within the opening, with the general understanding being that the liner remaining at the processing stage of
The etch chemistry utilized to remove liner 20 from the lower periphery of the opening can be any suitable etch chemistry. For instance, if liner 20 comprises, consists essentially of, or consists of silicon dioxide or an organic polymer, the etch can utilize one or more of CF4, CHF3, CH2F2, HBr, and Cl2; and would typically be conducted at low pressure and with a moderate to high bias. The bias can cause the etch to be highly anisotropic.
The construction of
Referring next to
The etch utilized to form widened extension 30 can comprise any suitable etch chemistry, and in particular aspects will comprise substantially isotropic chemistry selective for semiconductor material of substrate 12 (such semiconductor material can be silicon, for example) relative to the silicon dioxide of layer 14, the silicon nitride of layer 16, and the material of liner 20. The etch chemistry can, for example, be based on NF3 and/or SF6, and can also include one or more of HBr, CHF3, CH2F2 and O2 as moderating agents (with such moderating agents being specifically included to suppress lateral etching so that the bowl 30 ends up being relatively circular in configuration rather than being overly-elongated in lateral directions). The etching can be accomplished utilizing either wet etch or dry etch processes.
Although the etching utilized to form the widened regions of the opening can be isotropic etching, it is to be understood that the etching would typically be substantially isotropic, rather than absolutely isotropic. In other words, the etch will typically have some minor anisotropic component either purposely or due to, for example, difficulties in creating an absolutely isotropic etch; but will be mostly isotropic. For purposes of interpreting this disclosure and the claims that follow, the phrase “at least substantially isotropic” is to be understood to comprise substantially isotropic conditions and absolutely isotropic conditions.
The cross-sectional configuration of
Referring to
The opening 18 of
Referring to
Although the shown aspect of the invention has the liner removed from within the stem region, it is to be understood that the invention also encompasses aspects in which the liner remains within the stem region as opening 18 is filled with various materials. For instance, if the liner comprises silicon dioxide, and the stem region is ultimately going to be filled with silicon dioxide to form an isolation region, the silicon dioxide of the liner can remain within the stem region. However, it can be advantageous to clean the liner from within the stem region in order to remove contaminating materials that may have accumulated on the liner during the processing of forming the opening 30, regardless of whether or not the liner otherwise comprises a composition suitable for incorporation into materials that are going to be utilized to fill the opening.
Referring next to
Referring to
A pair of source/drain regions 57 are proximate gate 52, and are electrically coupled to one another through a channel region beneath gate 52 and controlled by gate 52. Source/drain regions 57 comprise conductively-doped diffusion regions extending into substrate 12, and can comprise one or both of p-type dopant and n-type dopant. The shown source/drain regions 57 comprise lightly-doped extensions 59 and heavily-doped regions 55, as will be recognized by persons of ordinary skill in the art.
Transistor device 50 is shown to comprise sidewall spacers 53 beside the gate 52. Such sidewall spacers can comprise any suitable composition or combination of compositions, and in particular aspects will comprise, consist essentially of, or consist of one or both of silicon nitride and silicon dioxide.
Transistor device 60 comprises a gate 62 containing gate dielectric 64, conductive gate material 66, and an insulative cap 68. The gate dielectric 64, conductive gate material 66 and insulative cap 68 can comprise the same compositions as discussed above for gate dielectric 54, conductive gate material 56, and insulative cap 58. Transistor device 60 also comprises source/drain diffusion regions 67 extending into substrate 12, and having lightly-doped extensions 69 and heavily-doped regions 65. In some aspects, source/drain regions 57 can be referred to as first source/drain regions, and source/drain region 67 can be referred to as second source/drain regions.
The second transistor device 60 comprises sidewall spacers 63 which are analogous to the sidewall spacers 53, and which can comprise the same compositions discussed previously for sidewall spacers 53.
The cross-sectional view of the construction of
It can be advantageous to form the source/drain regions of adjacent transistor devices to extend down to the bulbous region 30 of isolation structure 40 to remove a source of junction leakage. Alternatively, it can be advantageous to form structures of the type shown in
Although the isolation regions of
The aspect of the invention discussed above with reference to
Referring initially to
Referring to
The smoothness of the transition between the bulbous region 30 and the stem region 34 of opening 18 of
The various aspects to the invention discussed above with reference to
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4845048 | Tamaki et al. | Jul 1989 | A |
5112771 | Ishii et al. | May 1992 | A |
5681773 | Tseng | Oct 1997 | A |
5801083 | Yu et al. | Sep 1998 | A |
5963789 | Tsuchiaki | Oct 1999 | A |
5972758 | Liang | Oct 1999 | A |
6232202 | Hong | May 2001 | B1 |
6285057 | Hopper et al. | Sep 2001 | B1 |
6313008 | Leung et al. | Nov 2001 | B1 |
6448100 | Schulte et al. | Sep 2002 | B1 |
6482701 | Ishikawa et al. | Nov 2002 | B1 |
6521538 | Soga et al. | Feb 2003 | B2 |
6716757 | Lin et al. | Apr 2004 | B2 |
7160789 | Park | Jan 2007 | B2 |
20020031898 | Gonzalez et al. | Mar 2002 | A1 |
20030190766 | Gonzalez et al. | Oct 2003 | A1 |
20040110358 | Lee | Jun 2004 | A1 |
Number | Date | Country |
---|---|---|
101 57 785 A 1 | Jun 2003 | DE |
1 229 579 | Aug 2002 | EP |
Number | Date | Country | |
---|---|---|---|
20060292787 A1 | Dec 2006 | US |