Claims
- 1. A semiconductor read-only memory, comprising:a semiconductor substrate having a main surface with a plurality of parallel trenches formed therein, each of said trenches having a respective cross-sectional area and defined by a respective base and respective side-walls opposing each other, said respective side-walls spaced apart by a trench width; a plurality of trench crowns, each formed between a respective two of said plurality of parallel trenches; a first plurality of bit lines, each formed in a respective one of said plurality of parallel trenches on said base; a second plurality of bit lines, each formed on a respective one of said plurality of trench crowns; a plurality of word lines extending perpendicular to said first plurality of bit lines and said second plurality of bit lines; a first transistor, a second transistor, and a third transistor formed in respective regions of said side-walls in a direction perpendicular to said main surface, said first transistor and said second transistor of said transistors being formed on opposing sides of said side-walls and facing each other; and an insulator filling provided in said plurality of parallel trenches, said parallel trenches being completely filled with said insulator up to an upper edge of said second plurality of bit lines, said respective cross-sectional area of each of said plurality of parallel trenches being free of said insulator filling across said trench width at said side-walls where said plurality of word lines overlap said plurality of parallel trenches.
- 2. The semiconductor read-only memory according to claim 1, wherein said trench width has the same value for each of said plurality of parallel trenches and said respective regions being free of said insulator filling having identical dimensions.
- 3. The semiconductor read-only memory according to claim 1, including selected channel regions, said selected channel regions selected in accordance with programming requirements and having a changed doping such that a conductivity characteristic of said selected channel regions is changed.
- 4. The semiconductor read-only memory according to claim 3, wherein said selected channel regions have an additional doping.
- 5. The semiconductor read-only memory according to claim 1, including gate structures filled in said plurality of trenches at said respective regions being free of said insulator filling.
- 6. The semiconductor read-only memory according to claim 5, wherein said gate structures each have a gate oxide and a gate stack.
Priority Claims (1)
Number |
Date |
Country |
Kind |
196 40 235 |
Sep 1996 |
DE |
|
ROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of copending International Application No. PCT/DE97/01897, filed Aug. 29, 1997, which designated the United States.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4756793 |
Peek |
Jul 1988 |
A |
5300804 |
Arai |
Apr 1994 |
A |
5705415 |
Orlowski et al. |
Jan 1998 |
A |
5920099 |
Krautschneider et al. |
Jul 1999 |
A |
5920778 |
Rösner et al. |
Jul 1999 |
A |
6191459 |
Hofmann et al. |
Feb 2001 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
42 14 923 |
Dec 1992 |
DE |
0 399 191 |
Nov 1990 |
EP |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE97/01897 |
Aug 1997 |
US |
Child |
09/282100 |
|
US |