This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2021-044922, filed Mar. 18, 2021, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to semiconductor storage devices and methods for manufacturing semiconductor storage devices.
For a semiconductor storage device, such as a three-dimensional semiconductor memory, improvement in performance of a charge storage film in a memory cell is desired.
In general, according to one embodiment, a semiconductor storage device includes a plurality of electrode films on a substrate. The electrode films are spaced from one another in a first direction orthogonal to a surface of the substrate. A first insulating film is formed on end portions of the electrode films. A charge storage film faces, via the first insulating film, the end portions of the electrode films in a second direction parallel to the surface of the substrate. A second insulating film is formed on the charge storage film. The charge storage film is between the first and second insulating films in the second direction. A semiconductor film is formed on the second insulating film. The second insulating film is between the charge storage film and the semiconductor film in the second direction. The charge storage film comprises a plurality of first regions that are spaced from each other in the first direction and made of an insulator material contacting the first insulating film, a plurality of second regions that are spaced from each other in the first direction and a semiconductive or conductive material directly adjacent to the first regions in the second direction, and a third region that is an insulator material adjacent to the second insulating film in the second direction.
Hereinafter, certain example embodiments will be described with reference to the drawings. In the drawings, the same elements are denoted with the same reference symbols, and duplicated description thereof may be omitted.
The semiconductor storage device in
For example, the substrate 1 is a semiconductor substrate such as a silicon substrate. In
The stacked region 2 includes a plurality of the insulating films 11, a plurality of the electrode films 12, and a plurality of the insulating layers 13b that are alternately formed above the substrate 1. For example, the insulating films 11 are each a silicon oxide film (SiO2 film). For example, the electrode films 12 each include a barrier metal layer 12a such as a titanium nitride film (TiN film), and an electrode material layer 12b such as a tungsten (W) layer. The barrier metal layer 12a and the electrode material layer 12b in each of the electrode films 12 are formed on upper and lower faces of each of the insulating films 11, and a side face of the columnar region 3 via each of the insulating layers 13b. For example, the insulating layers 13b are an aluminum oxide film (AlOx film). In this embodiment, a plurality of the electrode films 12 are separated from one another in the Z direction, and a plurality of the insulating films 11 are disposed between the electrode films 12.
The columnar region 3 has a columnar shape extending in the Z direction through the stacked region 2. The columnar region 3 includes the insulating layer 13a, the intermediate insulating films 14, the charge storage film 15, the tunnel insulating film 16, the channel semiconductor film 17, and the core insulating film 18 that are formed in order on a side face (sidewall) of the stacked region 2. The semiconductor storage device of the present embodiment includes a plurality of the columnar region 3 in the stacked region 2. In
The insulating layer 13a is formed on side faces of the insulating films 11 and on side faces of the electrode films 12 via of the insulating layers 13b. For example, the insulating layer 13a is a SiO2 film.
The intermediate insulating films 14 are formed on the side faces of the insulating films 11 via the insulating layer 13a. For example, the intermediate insulating films 14 are a SiO2 film.
The charge storage film 15 is formed on side faces of the insulating layer 13a and the intermediate insulating films 14. The charge storage film 15 is used to store a signal charge of a memory cell transistor. The charge storage film 15 of the present embodiment includes a plurality of the insulating layers 15a that are discrete portions formed at positions facing end portions of the electrode films 12. The charge storage film 15 also includes plurality of the semiconductor layers 15b that are discrete portions formed on a side of the insulating layers 15a. The charge storage film further includes an insulating layer 15c that is formed on a side of the semiconductor layers 15b. The intermediate insulating films 14 are formed between the insulating layers 15a adjacent to one another in the Z direction and also between the semiconductor layers 15b adjacent to one another in the Z direction. The intermediate insulating films 14 are each in contact with the side face (sidewall) of the insulating layer 15c. The charge storage film 15 faces an end portion of each of the electrode films 12 via the block insulating film 13.
The insulating layers 15a and the semiconductor layers 15b are each formed at a position corresponding to each of the electrode films 12 in the Z direction. The intermediate insulating films 14 are each formed at a position corresponding to each of the insulating films 11 in the Z direction. The insulating layer 15c is formed at a position corresponding to both the insulating films 11 and the electrode films 12 in the Z direction. The position in the Z direction of an upper or lower end of each of the insulating layers 15a and the semiconductor layers 15b need not completely match or overlap with the position in the Z direction of an upper or lower face of each of the electrode films 12. The insulating layers 15a and the semiconductor layers 15b may just partially overlap the positions in the Z direction of the electrode films 12 in some examples. Likewise, the positions in the Z direction of an upper or lower ends of each of the intermediate insulating films 14 need not completely match or overlap with the position in the Z direction of the upper or lower face of each of the insulating films 11. In some examples, the intermediate insulating films 14 may just partially overlap the positions in the Z direction of the insulating films 11.
In the present example, the insulating layers 15a are a silicon nitride film (SiN film). The insulating layers 15a may function as a charge trapping layer in the charge storage film 15 to store a charge. The composition ratio of nitrogen (N) atoms to silicon (Si) atoms in the insulating layers 15a is, for example, 1.22 or more (N/Si≥1.22). For example, the composition ratio can be analyzed by electron energy loss spectroscopy (EELS), X-ray photo electron spectroscopy (XPS), or Rutherford backscattering spectrometry (RBS). For example, the insulating layers 15a and the intermediate insulating films 14 of the embodiment are SiN and SiO2, respectively. The dielectric constant of the intermediate insulating films 14 is lower than the dielectric constant of the insulating layers 15a.
For example, the semiconductor layers 15b are a polysilicon layer. The semiconductor layers 15b may function as a floating gate layer in the charge storage film 15 to store a charge. The semiconductor layers 15b may contain a boron (B) or phosphorus (P) element dopant (impurity). In this case, the atomic concentration of a B or P dopant in the semiconductor layers 15b is desirably in a range of 1.0×1019 atoms/cm3 to 5.0×1020 atoms/cm3. The semiconductor layers 15b of the first embodiment are disposed between the insulating layers 15a and the insulating layer 15c, and therefore the semiconductor layers 15b do not contact the insulating layer 13a or the tunnel insulating film 16. In some examples, the charge storage film 15 may contain a conductor layer (e.g., a metal layer) instead of the semiconductor layers 15b. In the present example, the composition ratio of N atoms to Si atoms in the semiconductor layers 15b is less than the composition ratio of N atoms to Si atoms in the insulating layers 15a or the insulating layer 15c. For example, the composition ratio can be analyzed by EELS, XPS, or RBS.
For example, the insulating layer 15c is a SiN film. The insulating layer 15c may function as a charge trapping layer in the charge storage film 15 to store a charge. The composition ratio of N atoms to Si atoms in the insulating layer 15c is, for example, 1.22 or more (N/Si≥1.22). For example, the composition ratio can be analyzed by EELS, XPS, or RBS. For example, the insulating layer 15c and the intermediate insulating films 14 are SiN and SiO2, respectively. The dielectric constant of the intermediate insulating films 14 is lower than the dielectric constant of the insulating layer 15c.
In
The tunnel insulating film 16 is formed on a side face of the charge storage film 15. For example, the tunnel insulating film 16 is a silicon oxynitride film (SiON film).
The channel semiconductor film 17 is formed on a side face of the tunnel insulating film 16. The channel semiconductor film 17 functions as a channel of a memory cell transistor or a select transistor. For example, the channel semiconductor film 17 is a polysilicon layer. The channel semiconductor film 17 is formed on the side face of the charge storage film 15 via the tunnel insulating film 16.
The core insulating film 18 is formed on a side face of the channel semiconductor film 17. For example, the core insulating film 18 is a SiO2 film.
As illustrated in
According to the first embodiment, it is possible to suppress a leak current at the block insulating film 13, and to suppress deterioration of charge holding properties of the charge storage film 15 after the application of cycle stresses. According to the first embodiment, it is possible to improve the cell properties and reliability of the memory cells by inclusion of the semiconductor layers 15b. Therefore, these effects can be achieved by using a charge storage film 15 having a hybrid structure according to the first embodiment.
In general, a floating gate layer has an advantage in which the write properties are favorable due to high trap density, but has a disadvantage that a leak current (referred to as a stress induce leak current (SILC)) is generated by repeating writing and erasing. In the first embodiment, the charge storage film 15 includes the semiconductor layers 15b. Therefore, the aforementioned advantage can be obtained. Additionally, the charge storage film 15 of the first embodiment further includes the insulating layers 15a and 15c. Therefore, the aforementioned disadvantage can be reduced. In general, this is considered to be because the semiconductor layers 15b are do not directly contact the block insulating film 13 and the tunnel insulating film 16, and therefore a charge can be trapped at a trap level of the semiconductor layers 15b even after application of cycle stress. In the first embodiment, the charge storage film 15 includes the semiconductor layers 15b and the insulating layers 15a and 15c. Therefore, the capacitance of charge capable of being held can be increased as compared with a case where the charge storage film 15 includes only the insulating layers 15a and 15c.
In the first embodiment, the insulating layers 15a and the semiconductor layers 15b are divided into cell units. Therefore, it is possible to decrease remaining holes, and to decrease transverse leakage of charge from the memory cells. In this case, when the dielectric constant of the intermediate insulating films 14 is decreased, interference between the memory cells can be suppressed.
In the first embodiment, a boron (B) or phosphorous (P) dopant can be added to the semiconductor layers 15b. Thus, the trap density can be made higher than otherwise. In this case, the atomic concentration of the B or P element in the semiconductor layers 15b is desirably between 1.0×1019 atoms/cm3 and 5.0×1020 atoms/cm3.
In the first embodiment, the insulating layers 13b may be nitrided, and an interface between the insulating layers 13b and the insulating films 11 may be nitrided, to form a fluorine-degassed barrier layer. Thus, occurrence of damage to the block insulating film 13 by fluorine (F) atoms generated during formation of the electrode material layers 12b can be suppressed. In this case, the insulating layers 13b and the interface contain nitrogen (N) atoms.
On the substrate 1, a plurality of insulating films 11 and a plurality of sacrificial films 21 are alternately formed (
Subsequently, a memory hole H1 is formed in the insulating films 11 and the sacrificial films 21 by lithography and reaction ion etching (RIE) (
Next, the insulating layer 13a is formed in the memory hole H1 (
Next, the semiconductor layer 15b is formed in the memory hole H1 (
Next, the side face of the semiconductor layer 15b is nitrided (
Subsequently, the tunnel insulating film 16, the channel semiconductor film 17, and the core insulating film 18 are formed in this order inside the memory hole H1 (
In some examples, the insulating layer 15c may be formed by forming the tunnel insulating film 16 on the side face of the semiconductor layer 15b and then nitriding the side face of the semiconductor layer 15b through the tunnel insulating film 16. In this case, the insulating layer 15c is formed, for example, by thermal nitridation in an atmosphere of a NO or N2O gas at 800° C. to 950° C. and 9,000 Pa, or by radical nitridation at 300° C. to 800° C. and 5 Pa to 250 Pa. The atmosphere may also contain He, Ne, Ar, Kr, Xe, or Rn gas.
After formation of an amorphous silicon layer as the channel semiconductor film 17 on the side face of the semiconductor layer 15b, the insulating layer 15c and the tunnel insulating film 16 may be formed by oxidizing and nitriding the side face of the semiconductor layer 15b through the amorphous silicon layer before its change from the amorphous silicon layer to a polysilicon layer. In this case, the insulating layer, for example, the SiO2 film is first formed by oxidation via the amorphous silicon layer. For example, this insulating layer is formed by thermal oxidation in an atmosphere of a H2O gas at 650° C. to 950° C. and 9,000 Pa, or by radical oxidation in an atmosphere of H2 and 02 gases (or alternatively an atmosphere of a H2O gas) at 300° C. 800° C. and 5 Pa to 250 Pa. After then, the insulating layer 15c and the tunnel insulating film 16 are formed by thermal nitridation in an atmosphere of a NO or N2O gas at 800° C. to 950° C. and 9,000 Pa. In some examples, the insulating layer 15c and the tunnel insulating film 16 may be formed by radical nitridation in an atmosphere of a NO or N2O gas at 300° C. to 800° C. and 5 Pa to 250 Pa. In this case, the atmosphere may contain He, Ne, Ar, Kr, Xe, or Rn gas.
Next, a slit is formed in the insulating films 11 and the sacrificial films 21, and then the process shown in
The intermediate insulating films 14 are formed by oxidizing the semiconductor layer 15b via the insulating films 11. That is, an oxidizing gas passes (diffuses) through the insulating films 11 from the previously formed slit or the like to reach portions of the semiconductor layer 15b. At least one part of each of the intermediate insulating films 14 is formed so as to reach all the way to the insulating layer 15c. Therefore, the previous unitary semiconductor layer 15b is divided into a plurality of separated semiconductor layers 15b by the formation of the intermediate insulating films 14.
In
Next, the sacrificial films 21 are removed (
In some examples, insulating layer 13a may be formed by oxidizing the side face of the semiconductor layer 15b via the cavities H2 in place of formation in the process shown in
Subsequently, the side face of each of the semiconductor layers 15b is nitrided from each of the cavities H2 via the insulating layer 13a (
Next, in each of the cavities H2, the insulating layer 13b, the barrier metal layer 12a, and the electrode material layer 12b are formed (
The insulating layers 13b may be formed by nitriding upper and lower faces of the insulating films 11. Thus, the aforementioned F-degassed barrier layer can be formed on an interface between the insulating layers 13b and the insulating films 11. The F-degassed barrier layer is formed, for example, by thermal nitridation in an atmosphere of a NH3, NO, or N2O gas at 650° C. to 950° C. and 9,000 Pa, or by radical nitridation at 300° C. to 800° C. and 5 Pa to 250 Pa. In the latter case, the atmosphere may contain He, Ne, Ar, Kr, Xe, or Rn gas. Instead, the insulating layers 13b by themselves may be nitrided in a process shown in
Subsequently, various insulating films, a wiring layer, a plug layer, and the like are formed on the substrate 1. For example, the insulating films fill the previously formed slit. Thus, the semiconductor storage device of the first embodiment is manufactured.
As described above, the charge storage film 15 of the embodiment is formed so as to include the insulating layers 15a (such as a SiN film), the semiconductor layers 15b (such as a polysilicon layer), and the insulating layer 15c (such as a SiN film). According to the first embodiment, the performance of the charge storage film 15 can be improved as described with reference to
The semiconductor storage device of the second embodiment includes a substrate 31. As illustrated in
For example, the substrate 31 is a semiconductor substrate such as a silicon substrate. In
The insulating films 32 extend in the Y direction. For example, the insulating films 32 are a SiO2 film. The electrode films 33 also extend in the Y direction. For example, the electrode films 33 include a TiN film as a barrier metal layer, and a tungsten (W) layer as an electrode material layer. The plurality of the electrode films 33 are separated from one another in the Z direction, and the insulating films 32 are positioned between the electrode films 33 (
As illustrated in
The block insulating films 34 extend in the Y and Z directions. The block insulating films 34 each include an insulating layer 34a, a plurality of insulating layers 34b, a plurality of insulating layers 34c, and a plurality of insulating layers 34d. The insulating layer 34a is formed on upper, lower, and side faces of each of the insulating films 32 and a side face of each of the electrode films 33. A part of the insulating layer 34a is provided in each of the recess portions, and the rest of the insulating layer 34a is provided outside of the recess portions. On the other hand, the insulating layers 34b, the insulating layers 34c, and the insulating layers 34d in their entirety are provided inside the recess portions. The insulating layer 34b, the insulating layer 34c, and the insulating layer 34d in each of the recess portions are formed in this order on upper, lower, and side faces of the insulating layer 34a. In the second embodiment, when materials for the insulating layers 34a to 34d are varied, block insulating films 34 that have desired properties can be formed.
The charge storage films 35 and the tunnel insulating films 36 extend in the Y direction. Each of the charge storage films 35 includes a semiconductor layer 35a and an insulating layer 35b in each of the recess portions. The semiconductor layers 35a and the insulating layers 35b are formed on a side face of the block insulating film 34 in each of the recess portions. The tunnel insulating films 36 are each formed on a side face of a corresponding one of the charge storage films 35, and are in contact with the insulating layers 35b. For example, the tunnel insulating films 36 are a SiO2 film.
The channel semiconductor films 37, the core insulating films 38, and the insulating film 39 extend in the Z direction. As illustrated in
As described above, in the semiconductor storage device of the second embodiment, the electrode films 33 extend in the Y direction, and the channel semiconductor films 37 extend in the Z direction. Therefore, the electrode films 33 are intersected by the channel semiconductor films 37 at predetermined Y and Z coordinates. A position where the electrode films 33 intersect with the channel semiconductor films 37 is called an “intersection”. In the second embodiment, a region positioned on a side of the intersection is a cell unit, and a region shifted in the Y direction from the region positioned on the side of the intersection is an inter-cell unit.
Next, the charge storage films 35 of the embodiment will be further described with reference to
For example, the semiconductor layers 35a are a polysilicon layer containing a carbon (C), nitrogen (N), or oxygen (O) impurities (dopants). In this case, the atomic concentration of the C, N, or O element in the semiconductor layers 35a is desirably 1.0×1020 atoms/cm3 or more. It is desirable that the semiconductor layers 35a in this case be a polysilicon layer containing crystal grains having a size (grain size) of 5 nm or less. For example, the average size of crystal grains in the semiconductor layers 35a is desirably 5 nm.
The semiconductor layers 35a may be an amorphous semiconductor layer such as an amorphous silicon layer instead of a polycrystal semiconductor layer. In this case, the amorphous silicon layer may contain a C, N, or O elements as described above. The charge storage films 35 may contain a conductor layer (e.g., a metal silicide layer) instead of the semiconductor layers 35a. In this case, the conductor layer may contain C, N, or O elements as described above.
For example, the insulating layers 35b comprise Si, C, and O or Si, N, and O. For example, the insulating layers 35b are a silicon oxide (SiO) or silicon oxynitride (SiNO) film. In some examples, the insulating layers 35b may be an insulator region that is so thin that it does not appear to be a complete film.
For example, the semiconductor layers 35a of the second embodiment are formed by forming an amorphous silicon layer containing C, N, or O and crystallizing this amorphous silicon layer. In this case, when the C, N, or O impurities are added at a high concentration into the amorphous silicon layer, a polysilicon layer containing the crystal grains 41 that are small can be formed. Thus, the tunnel insulating films 36 that have a low surface roughness can be formed. The atomic concentration of the C, N, or O in the semiconductor layers 35a is desirably 1.0×1020 atoms/cm3 or more. It is desirable that the semiconductor layers 35a be a polysilicon layer containing the crystal grains 41 that have a size of 5 nm or less.
In this context, the size of crystal grains is a particle diameter of the crystal grains, and for example, is calculated as follows. Cross section particle diameter analysis of the semiconductor layers 35a is performed by an automated crystal orientation mapping in a transmission electron microscope (ACOM-TEM). By this analysis, the area of cross section of each crystal grain in one cross section (for example, a TEM image) of the semiconductor layers 35a is calculated. Next, the diameter of a circle having the same area as the calculated area of each crystal grain in the cross-section is calculated. An average value of the diameters for the plurality of crystal grains contained in the one cross section of the semiconductor layers 35a is calculated. In the present description, this average value is used as the particle diameter of the crystal grains in the semiconductor layers 35a.
In the second embodiment, the semiconductor layers 35a that contain the carbon or nitrogen can be formed. When surfaces of the semiconductor layers 35a are doped with an O element, a silicon oxycarbide (“SiCO”) or silicon oxynitride (“SiNO”) film can be formed as the insulating layers 35b. According to the second embodiment, the insulating layers 35b (which are high dielectric constant layers) are formed between the semiconductor layers 35a and the tunnel insulating films 36. Thus, an electric field applied to the tunnel insulating films 36 can be mitigated. Accordingly, electrons are less likely to escape from the charge storage films 35, and charge holding properties and cycle properties of memory cells can be improved.
The semiconductor layers 35a of the second embodiment function as a floating gate layer, like the semiconductor layers 15b of the first embodiment. The configurations of the semiconductor layers 35a and the insulating layers 35b of the embodiment can be adapted to the charge storage film 15 of the first embodiment. That is, the first and second embodiment may be combined
Above the substrate 31, a plurality of the insulating films 32 and a plurality of sacrificial films 51 are alternately formed, and a memory hole H3 is formed in the insulating films 32 and the sacrificial films 51 by lithography and RIE (
Subsequently, side faces of the sacrificial films 51 are selectively recessed from the side faces of the insulating films 32 (
Next, the block insulating films 34, the charge storage films 35, the tunnel insulating films 36, the channel semiconductor films 37, and the core insulating films 38 are formed in this order inside the memory holes H3 and the recess portions H4 (
For example, the block insulating films 34 may be or include a hafnium oxide film, a zirconium oxide film, or an aluminum oxide film, which is formed by CVD at 200° C. to 500° C. or lower. For example, the block insulating films 34 include a silicon oxide film and a silicon nitride film, which are formed at 200° C. to 800° C. or lower.
The semiconductor layer 35a in each of the charge storage films 35 is, for example, a polysilicon layer containing carbon. The semiconductor layers 35a are formed in a reduced pressure environment (2,000 Pa or less) at 300° C. to 700° C. using a gas containing silicon and a gas containing carbon. For example, the gas containing silicon is silane (SiH4) gas, disilane (Si2H6) gas, dichlorosilane (SiH2Cl2) gas, trichlorosilane (SiHCl3) gas, or an organic gas containing silicon. For example, the gas containing carbon is ethane (C2H6) or propane (C3H8) gas. In a process illustrated in
For example, the tunnel insulating films 36 are formed on the side faces of the semiconductor layers 35a by recessing the side faces of the semiconductor layers 35a using an aqueous hydrofluoric acid solution and an aqueous alkaline solution. For example, the tunnel insulating films 36 are a SiO2 film. The tunnel insulating films 36 are formed by oxidizing the side faces of the semiconductor layers 35a by thermal oxidation, radical oxidation, or plasma oxidation. In the second embodiment, the semiconductor layers 35a are doped with oxygen under this oxidation process to form the insulating layers 35b between the semiconductor layers 35a and the tunnel insulating films 36. For example, the insulating layers 35b are a SiCO film. The semiconductor layers 35a of the second embodiment are crystallized by heat in this oxidation and are changed from the amorphous silicon layer to a polysilicon layer containing the crystal grains 41 that are small. In some examples, the semiconductor layers 35a of the second embodiment may not be crystallized by the heat of this oxidation but may be kept as an amorphous silicon layer.
For example, the channel semiconductor films 37 area silicon layer. The channel semiconductor films 37 are formed by CVD at 400° C. to 600° C. and 1 to 500 Pa using a SiH4 gas, a Si2H6 gas, or an organic gas containing silicon, and then crystalized by annealing. As a result, this silicon layer is changed from an amorphous silicon layer to a polysilicon layer.
For example, the core insulating films 38 are a SiO2 film. The core insulating films 38 are formed by CVD using TEOS.
Subsequently, a hole H5 is formed in the channel semiconductor films 37 and the core insulating films 38 by lithography and RIE (
Subsequently, various insulating films, a wiring layer, a plug metal layer, and the like are formed on the substrate 31. For example, the hole H5 is filled with the insulating film 39, and the sacrificial films 51 are replaced by the electrode films 32 (
As described above, the charge storage films 35 of the second embodiment are each formed so as to include a semiconductor layer 35a that contains carbon, nitrogen, or oxygen. According to the second embodiment, the performance (characteristics) of the charge storage films 35 and the tunnel insulating films 36 can be improved as described with reference to
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2021-044922 | Mar 2021 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
6140688 | Gardner | Oct 2000 | A |
6936884 | Chae et al. | Aug 2005 | B2 |
10242992 | Sakamoto et al. | Mar 2019 | B2 |
10763272 | Sakamoto et al. | Sep 2020 | B2 |
20040104426 | Forbes | Jun 2004 | A1 |
20080164581 | Cho | Jul 2008 | A1 |
20090256188 | Sekine | Oct 2009 | A1 |
20130248965 | Nakai et al. | Sep 2013 | A1 |
20130264626 | Sawa | Oct 2013 | A1 |
20160247908 | Komiya | Aug 2016 | A1 |
20170263613 | Murakoshi | Sep 2017 | A1 |
20200075615 | Oga et al. | Mar 2020 | A1 |
20200091165 | Yamashita et al. | Mar 2020 | A1 |
20200091178 | Nakao et al. | Mar 2020 | A1 |
20200295035 | Sawa et al. | Sep 2020 | A1 |
Number | Date | Country |
---|---|---|
2004134796 | Apr 2004 | JP |
2004259986 | Sep 2004 | JP |
2013197546 | Sep 2013 | JP |
2013219239 | Oct 2013 | JP |
2017010951 | Jan 2017 | JP |
2020035977 | Mar 2020 | JP |
2020047620 | Mar 2020 | JP |
2020047744 | Mar 2020 | JP |
2020150227 | Sep 2020 | JP |
Number | Date | Country | |
---|---|---|---|
20220302162 A1 | Sep 2022 | US |