The present disclosure relates to the field of semiconductor technology, and more particularly, to a semiconductor structure and a fabrication method thereof.
As a non-volatile memory based on integration of silicon-based complementary oxide semiconductor and magnetic tunnel junction (MTJ) technology, Magnetic Random Access Memory (MRAM for short) has high-speed read and write capabilities of Static Random Access Memory (SRAM) and high integration of Dynamic Random Access Memory (DRAM).
However, due to limitations of fabrication processes, it is difficult to improve its integration when forming the MRAM, which is disadvantageous to development of semiconductor structures to the direction of integration.
A first aspect of embodiments of the present disclosure provides a method for fabricating a semiconductor structure, and the method includes following steps:
A second aspect of the embodiments of the present disclosure provides a semiconductor structure, where the c is fabricated by the method for fabricating a semiconductor structure described in the above embodiments, and the semiconductor structure includes:
In addition to the technical problems solved by the embodiments of the present disclosure described above, technical features constituting technical solutions and beneficial effects brought by the technical features of these technical solutions, other technical problems that can be solved by the semiconductor structure and the fabrication method thereof provided by the embodiments of the present disclosure, other technical features included in the technical solutions and beneficial effects brought by these technical features will be described in further detail in some implementations.
To describe the technical solutions of the embodiments of the present disclosure or those of the prior art more clearly, the accompanying drawings required for describing the embodiments or the prior art will be briefly introduced below. Apparently, the accompanying drawings in the following description are merely some embodiments of the present disclosure. To those of ordinary skills in the art, other accompanying drawings may also be derived from these accompanying drawings without creative efforts.
In related technologies, due to limitations of fabrication processes, it is difficult to improve integration of a magnetic random access memory (MRAM), which is disadvantageous to development of semiconductor structures to the direction of integration. Based on the above technical problems, in the embodiments of the present disclosure, logic devices configured to control memory cells and magnetic memory devices are simultaneously fabricated in peripheral circuit regions by means of a process for fabricating a dynamic random access memory (DRAM), such that the same semiconductor structure has two types of memory structures at the same time. Compared with a technology for fabricating two types of memory structures separately, fabricating steps can be simplified, and fabricating costs can be reduced. In addition, by fabricating the magnetic memory devices by means of the process for fabricating a DRAM, integration of the magnetic memory devices can be improved, and it is convenient for the development of the semiconductor structures to the direction of integration.
To make the above objectives, features, and advantages of the embodiments of the present disclosure more apparent and lucid, the technical solutions in the embodiments of the present disclosure will be described clearly and completely below with reference to the accompanying drawings in the embodiments of the present disclosure. Apparently, the described embodiments are merely some but not all of the embodiments of the present disclosure. All other embodiments obtained by persons of ordinary skill in the art based on the embodiments of the present disclosure without creative efforts shall fall within the protection scope of the present disclosure.
As shown in
Step S100: providing a substrate including a peripheral circuit region and an array region having a memory cell arranged adjacently, where the peripheral circuit region includes a first region and a second region arranged adjacently.
Exemplarily, as shown in
As shown in
A fabrication process of the isolation structure 14 may be as below. First, the substrate 10 is patterned to form an isolation trench in the substrate 10, and then an insulating material is deposited in the isolation trench by means of a deposition process to form the isolation structure 14, but the fabrication process of the isolation structure 14 is not limited thereto.
The substrate 10 may be made from a semiconductor material, which may be one or more of silicon, germanium, silicon-germanium compound and silicon-carbon compound. A material of the isolation structure 14 is an insulating material, which includes any one of silicon oxide, silicon nitride, silicon oxynitride and silicon carbonitride or any combination thereof.
The peripheral circuit region 11 includes a first region 111 and a second region 112 arranged adjacently, which may be understood that the first region 111 and the second region 112 are arranged side by side in a certain direction, or may also be understood that the first region 111 is arranged around the second region 112, or the second region 112 surrounds the first region 111.
Step S200: forming a logic device in the first region and forming a magnetic memory device in the second region by means of a same fabrication process, which is a process configured for fabricating a dynamic random access memory (DRAM), wherein the logic device is connected to the memory cell to control the memory cell, and the magnetic memory device includes an access transistor and a magnetic tunnel junction connected to the access transistor.
In this embodiment, the logic device configured to control the memory cell and the magnetic memory device are simultaneously fabricated in the peripheral circuit region by means of a process for fabricating a dynamic random access memory (DRAM), such that the same semiconductor structure has two types of memory structures at the same time. Compared with a technology for fabricating two types of memory structures separately, fabricating steps can be simplified, and fabricating costs can be reduced. In addition, by fabricating the magnetic memory device by means of the process for fabricating a DRAM, integration of the magnetic memory device can be improved, and it is convenient for the development of the semiconductor structure to the direction of integration.
In some embodiments, as shown in
Step S210: forming a logic transistor in the first region and forming an access transistor in the second region.
The logic transistor 20 and the access transistor 30 are formed in the same process step, and their structures are shown in
Exemplarily, a channel region and a source region and a drain region respectively arranged on two sides of the channel region may be formed in a given one of the plurality of active areas 13 by means of ion implantation doping, where the source region and the drain region have the same type of doped ion, and the channel region and the source region have different types of doped ions.
Next, a gate oxide layer 21 and a gate 22 stacked are formed on the first region 111 and the second region 112 of the substrate 10, where a projection of the gate 22 on the substrate 10 covers part of the given active area 13. That is, the projection of the gate 22 on the substrate 10 at least covers the channel region, such that the gate 22 applies a voltage to the channel region.
In this step, a gate oxide material layer and a gate material layer stacked may be first formed on the substrate 10 positioned in the first region 111 and the second region 112 by means of a deposition process, where the gate oxide material layer is arranged on the substrate 10. A material of the gate oxide material layer may include silicon oxide or other materials having a high dielectric constant, such as aluminum oxide; and a material of the gate material layer may include polysilicon.
Next, a conductive material layer is formed on the gate material layer, where a material of the conductive material layer includes one or any combination of copper (Cu), tungsten (W), titanium (Ti), tantalum (Ta), cobalt (Co), titanium nitride (TiN), cobalt silicide (CoSi), and titanium aluminide (TiAl).
Finally, a mask layer is formed on the conductive material layer, then the mask layer is patterned, and then the patterned mask layer is used as a mask to sequentially etch the conductive material layer, the gate oxide material layer and the gate material layer, to form the gate oxide layer 21 and the gate 22 stacked, and to form a word line 100 on the gate 22, where the gate oxide layer 21 is positioned on an upper surface of the substrate 10.
After the gate oxide layer 21, the gate 22 and the word line 100 are formed, a protective layer 23 wrapping around a side surface of the gate 22, a side surface of the gate oxide layer 21 and a side surface of the word line 100 is formed. For example, an initial protective layer may be formed on the given active area 13 by means of a deposition process, where the initial protective layer covers the side surface of the gate oxide layer 21, the side surface of the gate 22, and the side surface and a top surface of the word line 100. Next, the initial protective layer on the top surface of the word line 100 is removed by means of an etching gas or etching liquid, and the initial protective layer retained constitutes the protective layer 23. The isolation between the gate 22 and the word line 100 and other devices may be achieved by means of the protective layer 23, where a material of the protective layer 23 may be a single-layer or multilayer insulating material comprising silicon oxide, silicon nitride or silicon oxynitride.
In this embodiment, the given active area 13, the gate oxide layer 21, the gate 22 and the protective layer 23 positioned in the first region 111 constitute the logic transistor 20. The given active area 13, the gate oxide layer 21, the gate 22 and the protective layer 23 positioned in the second region 112 constitute the access transistor 30, and the logic transistor 20 and the access transistor 30 are fabricated in the same process step, so the fabrication process can be simplified.
Step S220: forming a first dielectric layer covering the logic transistor and the access transistor over the substrate.
As shown in
Step S230: forming a plurality of conductive plugs in the first dielectric layer, where a given one of the plurality of conductive plugs in the first region is configured to connect the first interconnect layer and the logic transistor, and a given one of the plurality of conductive plugs in the second region is configured to connect the first interconnect layer and the access transistor.
Exemplarily, as shown in
Next, as shown in
Step S240: forming a first interconnect structure over the substrate positioned in the first region and the second region, where the first interconnect structure includes a first interconnect layer and a second interconnect layer, the first interconnect layer is connected to the logic transistor, and the second interconnect layer is connected to the access transistor.
Exemplarily, as shown in
Next, as shown in
It is to be noted that number of the first interconnect layers 51 in this embodiment is two, where one of the two first interconnect layers 51 is electrically connected to the source region of the given active area 13 positioned in the first region 111 by means of one of the plurality of conductive plug 42; and the other one of the two first interconnect layers 51 is electrically connected to the drain region of the given active area 13 positioned in the second region 112 by means of one of the plurality of conductive plug 42. Correspondingly, number of the second interconnect layer 52 is two, and the two second interconnect layer 52 are connected to the given active area 13 positioned in the second region 112 in a similar manner as the two first interconnect layer 51 are connected to the given active area 13 positioned in the first region 111.
In this embodiment, on a plane parallel to the substrate 10, a projection of the first interconnect layer 51 and a projection of the second interconnect layer 52 respectively cover projections of the plurality of conductive plugs 42 electrically connected to the first interconnect layer 51 and the second interconnect layer 52 respectively.
Taking the first first interconnect layer 51 and a given one of the plurality of conductive plugs 42 electrically connected thereto as an example for illustration, a projected area of the first interconnect layer 51 on the substrate 10 is larger than a projected area of the given conductive plug 42 on the substrate 10. Such arrangement can increase a contact area between the first interconnect layer 51 and the given conductive plug 42, reduce a contact resistance between the first interconnect layer 51 and the given conductive plug 42, and improve performance of the semiconductor structure.
As shown in
Step S250: forming a magnetic tunnel junction on the second interconnect layer.
Exemplarily, as shown in
It is to be noted that when the magnetic tunnel junction 70 is connected to the drain region of the access transistor 30, correspondingly, the magnetic tunnel junction 70 is formed on the given conductive plug 42 connected to the drain region. When the magnetic tunnel junction 70 is connected to the source region of the access transistor 30, correspondingly, the magnetic tunnel junction 70 is formed on the given conductive plug 42 connected to the source region.
In this embodiment, the magnetic tunnel junction 70 is formed on the second interconnect layer in the first interconnect structure by means of a fabrication process for forming a dynamic random access memory. Compared with the solution in the related technologies where the magnetic tunnel junction 70 is formed on the fourth interconnect layer, number of magnetic memory devices per unit area may be increased, such that the integration of the magnetic memory devices can improved.
Step S260: forming a second interconnect structure over the first interconnect layer and the magnetic tunnel junction, where the second interconnect structure includes a third interconnect layer and a fourth interconnect layer, the third interconnect layer is electrically connected to the first interconnect layer, and the fourth interconnect layer is electrically connected to the magnetic tunnel junction. The logic transistor, the first interconnect layer and the third interconnect layer constitute the logic device. The access transistor, the second interconnect layer, the magnetic tunnel junction and the fourth interconnect layer constitute the magnetic memory device.
Exemplarily, as shown in
As shown in
Taking an orientation shown in
After the two first through-silicon vias 81 and the second through-silicon via 82 are formed, as shown in
As shown in
It is to be noted that number of the third interconnect layers 91 in this embodiment is two, which corresponds to the number of the first through-silicon vias 81. Taking the orientation shown in
There may also be other exemplary embodiments for the formation of the third interconnect layer 91 and the fourth interconnect layer 92. For example, after the first through-silicon vias 81 and the second through-silicon via 82 are formed, an insulating layer is formed on the third dielectric layer 80, the insulating layer is patterned to form a trench, which exposes the top of the first through-silicon via 81 and the top of the second through-silicon via 82. A conductive material is deposited in the trench, where the conductive material electrically connected to the first through-silicon via 81 constitutes the third interconnect layer 91, and the conductive material electrically connected to the second through-silicon via 82 constitutes the fourth interconnect layer 92. The insulating layer is positioned between the third interconnect layer 91 and the fourth interconnect layer 92, and is configured to isolate the third interconnect layer 91 from the fourth interconnect layer 92, to play a role of insulation.
In this embodiment, the logic transistor 20, the first interconnect layer 51 and the third interconnect layer 91 constitute the logic device 110; and the access transistor 30, the second interconnect layer 52, the magnetic tunnel junction 70 and the fourth interconnect layer 92 constitute the magnetic memory device 120.
In this embodiment, the logic device configured to control the memory cell and the magnetic memory device are simultaneously fabricated in the peripheral circuit region by means of the process for fabricating a dynamic random access memory (DRAM), such that the same semiconductor structure has two types of memory structures at the same time. Compared with the technology for fabricating two types of memory structures separately, fabricating steps can be simplified, and fabricating costs can be reduced. In addition, by fabricating the magnetic memory device by means of the process for fabricating a DRAM, integration of the magnetic memory device can be improved, and it is convenient for the development of the semiconductor structure to the direction of integration.
The embodiments of the present disclosure also provide a semiconductor structure, which is fabricated by the method for fabricating a semiconductor structure in the above-mentioned embodiments.
As shown in
The logic device 110 is arranged in the first region 111 and is connected to the memory cell arranged in the array region 12 to control the memory cell.
The magnetic memory device 120 is arranged in the second region 112, where the magnetic memory device 120 includes an access transistor 30 and a magnetic tunnel junction 70 connected to the access transistor 30.
In this embodiment, the semiconductor structure not only has the memory cell of the dynamic random access memory, but also has the magnetic tunnel junction of the magnetic random access memory, such that the same semiconductor structure has two different types of memory devices, which can improve diversity of the semiconductor structure.
In some embodiments, the logic device 110 includes a logic transistor 20, a first interconnect layer 51 and a third interconnect layer 91, where the first interconnect layer 51 and the third interconnect layer 91 are stacked on the logic transistor 20. The first interconnect layer 51 is connected to the logic transistor 20 by means of a given conductive plug 42 positioned above the first region 111. For example, the first first interconnect layer 51 is connected to a source region of the logic transistor 20 by means of a first conductive plug 42 positioned above the first region 111, and the second first interconnect layer 51 is connected to a drain region of the logic transistor 20 by means of a second conductive plug 42 positioned above the first region 111.
The third interconnect layer 91 is connected to the first interconnect layer 51 by means of the first through-silicon via 81 to achieve transmission of electrical signals between the first interconnect layer 51 and the third interconnect layer 91, where a material of the first through-silicon via 81 may include copper.
In some embodiments, the magnetic memory device 120 also includes a second interconnect layer 52 and a fourth interconnect layer 92, where the second interconnect layer 52 is arranged between the access transistor 30 and the magnetic tunnel junction 70 to allow the access transistor 30 is electrically connected to the magnetic tunnel junction 70. That is, an upper surface of the second interconnect layer 52 is connected to the magnetic tunnel junction 70, and a lower surface of the second interconnect layer 52 is electrically connected to the access transistor 30.
The lower surface of the second interconnect layer 52 may be directly connected or may be indirectly connected to the access transistor 30. For example, the second interconnect layer 52 and the access transistor are connected by means of the given conductive plug 42 positioned on the second region 112.
The fourth interconnect layer 92 is arranged on the magnetic tunnel junction 70 and is electrically connected to the magnetic tunnel junction 70. For example, the fourth interconnect layer 92 is connected to the magnetic tunnel junction 70 by means of the second through-silicon via 82. In this embodiment, electrical connection between various components in the magnetic memory device is achieved by means of the second through-silicon via 82 and the plurality of conductive plugs positioned on the second region 112.
The embodiments or the implementations in the specification are described in a progressive manner. Each of the embodiments is focused on difference from other embodiments, and cross reference is available for identical or similar parts among different embodiments.
In the descriptions of this specification, descriptions of reference terms “one embodiment”, “some embodiments”, “an exemplary embodiment”, “an example”, “one example”, or “some examples” are intended to indicate that features, structures, materials, or characteristics described with reference to the embodiment or example are included in at least one embodiment or example of the present disclosure.
The schematic representation of the above terms throughout this specification does not necessarily refer to the same embodiment or example. Furthermore, the features, structures, materials, or characteristics set forth may be combined in any suitable manner in one or more embodiments or examples.
Finally, it should be noted that the foregoing embodiments are merely intended for describing the technical solutions of the present disclosure, but not for limiting the present disclosure. Although the present disclosure is described in detail with reference to the foregoing embodiments, persons of ordinary skill in the art should understand that they may still make modifications to the technical solutions described in the foregoing embodiments or make equivalent replacements to some or all technical features thereof, which does not make corresponding technical solutions in essence depart from the scope of the technical solutions of the embodiments of the present disclosure.
Number | Date | Country | Kind |
---|---|---|---|
202111448141.6 | Nov 2021 | CN | national |
The present disclosure is a continuation of PCT/CN2022/078090, filed on Feb. 25, 2022, which claims priority to Chinese Patent Application No. 202111448141.6 titled “SEMICONDUCTOR STRUCTURE AND FABRICATION METHOD THEREOF” and filed to the State Intellectual Property Office on Nov. 30, 2021, the entire contents of which are incorporated herein by reference.
Number | Date | Country | |
---|---|---|---|
Parent | PCT/CN2022/078090 | Feb 2022 | WO |
Child | 17827799 | US |