1. Field
The present invention relates to Indium Phosphide (InP) based heterojunction bipolar transistors (HBTs). More particularly, the present invention relates to InP-based HBTs passivated with a thin depleted emitter ledge.
2. Description of Related Art
InP-based HBTs are attractive for high-speed and low-power operation due to the inherent advantages of their material systems. These advantages result from excellent electron transport characteristics of their materials, such as high electron mobility, high peak electron drift velocity, and small energy band-gap of InGaAs. The small surface recombination velocities both in InP and InGaAs are also advantageous for fabricating submicron emitter devices for high-speed/high-density ICs without serious degradation of the current gain. In addition, InP-based.HBTs are highly attractive for applications to optoelectronic integrated circuits due to their capability of monolithic integration with long-wavelength optical devices.
However, fabrication techniques for InP-based HBTs are generally considered to be less developed than those for Gallium Arsenide (GaAs) based HBTs. Efforts in InP-based HBTs have been focused upon demonstrating high frequency performance of self-aligned HBTs, rather than reaching goals of higher yield and enhanced reliability. Therefore techniques for reaching the goals of higher yield and enhanced reliability remain new with respect to InP based HBTs.
One key concern with GaAs-based HBTs is exposure of the GaAs base surface layer, since an exposed base surface layer is known to lead to unnecessary additional base currents. One way in which this problem has been addressed in GaAs-based HBT technologies is the use of thin and depleted emitter ledge passivation. The use of thin and depleted emitter ledge passivation effectively reduces base surface recombination current near the emitter-base junction in GaAs-based HBT technologies. See, for example, W. Liu et al., “Critical Passivation Ledge Thickness in AlGaAs/GaAs Heterojunction Bipolar Transistors,” J. Vac. Sci. Technol. B 11(1), 1993, p. 6-9.
However, thin and depleted emitter ledge passivation techniques have not been applied to InP-based HBTs, because it is generally believed that, in comparison to GaAs-based HBTs, the depleted emitter ledge passivation effect may manifest less influence on current gain, due to the lower surface recombination velocity of InGaAs. However, InP-based NPN HBTs are not immune from external base surface recombination. In NPN HBTs, the base layer typically comprises p+ InGaAs. The Fermi level is pinned by high surface density states of InGaAs near 0.15 V below the conduction band of InGaAs, which has a band gap of 0.7V. For p+ InGaAs, the conduction band's bending in the band diagram shows a field for minority carriers (i.e., electrons) to recombine near the surface by diffusion through the bulk base layer. This recombination gives rise to the unnecessary and undesired base surface currents, and, especially, may be seen in scaled HBTs. Particularly, self-aligned HBTs may demonstrate a significant increase in the base surface recombination current near the emitter-base junction.
A primary focus for self-aligned HBTs is the reduction of base resistance. However, if the amount of overhang (which separates the base contact and the emitter mesa) is too small, the base surface and base contact recombination current may increase. On the other hand, if there is too much of an undercut of the emitter contact, the emitter resistance may increase. Many different, and often, quite complicated, processes may be used to control the fabrication of self-aligned InP-based HBTs, including dummy emitter formation, SiON side wall, and multiple coat and etch of polyimide to form emitter and base electrodes. See, for example, H. Shigematsu et al., IEEE Electron Device Letters, Vol. 16, No. 2, 1995, pp. 55-57. However, these processes for forming self-aligned HBTs, as indicated above, may be quite complicated and time consuming, leading to increased costs and decreased yields.
The structure and fabrication of prior art HBTs is disclosed in “InGaAs/InP Double-Heterostructure Bipolar Transistors With Near-Ideal β Versus Ic Characteristic” by R. N. Nottenburg et al., IEEE Electron Device Latter Vol. EDL-7, No. 11, 1986, pp.643-645.
An HBT with an emitter edge thinning design is disclosed in “Emitter edge-thinning effect on InGaAs/InP double-heterostructure-emitter bipolar transistor” by Yu-Huei Wu et al., Jpn. J. Appl. Phys. Vol. 34,1995, pp. 5908-5911. Wu et al. disclose a hetero-emitter composed of InP and InGaAs.
An HBT design using an emitter ledge is disclosed “Reliability implication of InGaP HBT emitter ledge dimension” by Even Yu et al. GaAs Reliability Workshop 2002, pp. 167-168. An HBT 40 according to Yu et al. is shown in
Therefore, there is a need in the art for an HBT that provides for reduction of base surface recombination current and allows for use of conventional semiconductor fabrication processes, preferably without increasing base resistance. There is also a need to implement such features in InP-based HBTs that may also be scaled to higher frequencies. Finally, there is a need to provide such HBTs with enhanced manufacturability and reduced cost.
HBTs according to embodiments of the present invention have a thin and depleted emitter ledge layer portion that has no gaps between the emitter ledge portion and the base contacts, thus providing for 100% surface passivation of the surface of the base layer. Ledge thickness is known to be critical in making a ledge work properly for surface passivation. See, for example, W. Liu et al., “Parasitic Conduction Current in the Passivation Ledge of AlGaAs/GaAs Heterojunction Bipolar Transistors,” Solid State Electronics, Vol. 35, No. 7, pp. 891-895, 1992. Therefore, embodiments of the present invention provide for methods to control the thickness of the ledge layer and devices that have ledge layers with controlled thicknesses. The separation of the base contacts of the HBT and the emitter mesa is controlled by the length of the emitter ledge. The length of the depleted ledge portion is easily controlled by photo lithographic techniques well known in the art that can bring the base contacts as close to the emitter mesa as needed.
HBTs according to some embodiments of the present invention have reduced base surface recombination current near the emitter-base junction, which provides for improved current gain. Such a feature may be particularly important to scaled HBTs, because extrinsic base surface recombination current often dominates the total base current. It is known that surface-recombination mechanisms can modify the base-region transport efficiency. See, for example, D. P. Kennedy, Solid-State Electronics, Vol. 3, 1961, pp. 215-225. The length of the fully depleted ledge portion according to embodiments of the present invention can be designed to reduce the base contact recombination current. HBTs according to embodiments of the present invention should then have DC characterizations that are more ideal without sacrificing RF performance.
As noted above, the thickness of the depleted emitter ledge portion may be critical for making the ledge portion work properly for surface passivation. However, according to embodiments of the present invention, the emitter ledge thickness can be controlled according to well known semiconductor fabrication techniques. The quality of the ledge can be monitored by effective area ratio and CV measurements. See, for example, P. J. Zampardi et al., “Methods for Monitoring Passivation Ledges in a Manufacturing Environment,” GaAs Mantech Conference, 2002, pp. 225-228.
The manufacturability of InP-based HBTs according to embodiments of the present invention will be enhanced because the thickness and length of the emitter ledge can be controlled by conventional processes. Further, embodiments of the present invention provide for good contact between the base electrodes and the base layer.
The emitter ledge layer according to embodiments of the present invention also protects the base layer from being attacked in sequential process steps. Therefore it can be applied to both InP based SHBT (single hetero-junction HBT) and DHBTs (double hetero-junction HBTs) including InP/GaAsSb/InP DHBTs.
Essentially, the emitter ledge layer and the base contacts in embodiments according to the present invention serve to seal the base layer. Hence, the emitter ledge layer passivates the surface of the base layer to reduce base contact recombination current near the emitter-base junction.
Embodiments of the present invention may provide more planar device structure and potential for new interconnect design. Thus, embodiments of the present invention device may enhance large scale circuit integration for use in applications, such as radar and communication systems.
A first embodiment according to the present invention is a semiconductor structure comprising: an emitter mesa; a base layer; an emitter ledge layer located above the base layer and below the emitter mesa, the emitter ledge layer having an intrinsic region located beneath the emitter mesa and an extrinsic region located outside the intrinsic region, the extrinsic region comprising depleted semiconductor material; and one or more base contacts located within an etched portion of the extrinsic region of the emitter ledge layer and spaced at selected distances from the emitter mesa, wherein the one or more base contacts electrically contact the base layer, where the base contacts and the emitter ledge layer are disposed to cover an upper surface of the base layer so that there are no gaps in the emitter ledge layer between the one or more base contacts and the emitter mesa to leave the upper surface of the base layer exposed.
Another embodiment according to the present invention is a method for fabricating a heterojunction bipolar transistor (HBT) comprising: providing a substrate; forming a collector layer and a base layer for the HBT on the substrate; forming an emitter ledge layer above the base layer; forming an emitter mesa region above the emitter ledge layer; and forming one or more base contacts in the emitter ledge layer at selected distances from the emitter mesa, the one or more base contacts in electrical contact with the base layer, where the emitter ledge layer has an intrinsic region located beneath the emitter mesa and an extrinsic region located outside the intrinsic region and the extrinsic region comprises depleted semiconductor material and where the one or more base contacts are formed in the extrinsic region and one or more base contacts and the emitter ledge layer are formed so that there are no gaps in the extrinsic region of the emitter ledge layer between the one or more base contacts and the emitter mesa to leave an upper surface of the base layer exposed.
Still another embodiment of the present invention is a semiconductor structure comprising an InP-based NPN heterojunction bipolar transistor (HBT) wherein the InP-based NPN HBT has a fully depleted emitter ledge layer region disposed between one or more base contacts and an emitter mesa to 100% or nearly 100% passivate an upper surface of a base layer of the InP-based NPN HBT.
Embodiments of the present invention will now be described more fully hereinafter with reference to the accompanying drawings. This invention may be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. In the drawings, the thicknesses of layers and regions are exaggerated for clarity.
For an InP-based HBT, the emitter mesa 160 may comprise an InAlAs emitter mesa. For an InAlAs emitter mesa, the emitter cap layer 164 preferably comprises a n+ InGaAs layer and a n+ AlInAs layer, the emitter layer 162 preferably comprises n− AlInAs, and the emitter ledge layer 150 comprises n− InP. The extrinsic region 154 of the emitter ledge layer 150 should be fully depleted to reduce the base surface recombination current, as described below. There may also be a thin spacer layer (not shown in
The emitter contact 165 may comprise a metal or other material known in the art for use in contacting the emitter portion of an HBT. The base contacts 145 preferably comprise layers of Platinum, Titanium, Platinum, and Gold (Pt/Ti/Pt/Au). Such a composition for base contacts 145 is known for use with GaAs-based HBTs, InP/InGaAs-based HBTs, and InP/GaAsSb-based HBTs. See, for example, S. Yamahata et al., GaAs IC Symposium, 1994, pp. 345-348 and C. R. Bolognesi et al., GaAs IC Symposium, 1999, pp. 63-66.
An HBT 200 with an emitter mesa 260 for an InP emitter is shown in
In preferred embodiments of the present invention, the structure of the emitter ledge layer 150, 250 is extremely important. As noted above, the extrinsic regions 154, 254 of the emitter ledge layer 150, 250 preferably comprise material that is fully depleted, so that those regions 154, 254 can effectively serve as a surface passivation layer. Otherwise, parasitic conduction current in the emitter ledge layer 150, 250 will increase base contact recombination current. This phenomena for GaAs-based HBTs is described in additional detail in W. Liu et al., “Parasitic Conduction Current in the Passivation Ledge of AlGaAs/GaAs Heterojunction Bipolar Transistors,” Solid State Electronics, Vol. 35, No. 7, 1992, pp. 891-895.
Preferably the emitter ledge layer 150, 250 is fabricated so that the surface depletion region (at the top of the extrinsic region 154, 254 of the emitter ledge layer 150, 250) and the p/n junction depletion region (at the bottom of the extrinsic region 154, 254 of the emitter ledge layer 150, 250) essentially touch each other, i.e., no undepleted part in the emitter ledge layer 150, 250 exists in the extrinsic region 154, 254 of the emitter ledge layer 150, 250. The depletion from the p/n junction depletion region thickness varies with Vbe during operation and decreases under forward bias. The surface depletion depth may be affected by possible doping level shifts and/or growth rate shift (or miscalibration of growth rate) during the growth of the emitter ledge layer 150, 250, and also affected by dielectric layer passivation on top of the emitter ledge layer 150, 250, which is typical for HBT fabrication. Therefore, the thickness of the emitter ledge layer 150, 250 is preferably less than surface depletion depth. Thus, the upper limit of the emitter ledge layer 150, 250 thickness is mainly set by the desired ledge performance. Since the intrinsic region 152, 252 of the emitter ledge layer 150, 250 may be considered to be part of the emitter, the lower limit of the emitter ledge layer 150, 250 thickness may depend on such factors as beta, emitter/base breakdown voltage, emitter/base capacitance and reliability. In preferred embodiments according to the present invention, the emitter ledge layer 150, 250 will have a thickness ranging from 200 Å to 500 Å and generally on the order of a few hundred angstroms. Thus, due to its thinness, the emitter ledge layer 150, 250 should be protected in later processing of the HBT.
The doping levels for n− InAlAs or n− InP in the emitter layers 162, 262 discussed above are based on requirements for device and circuit applications, including collector current, emitter resistance and emitter-base capacitance. The doping levels may range from 1017/cm3 to 1018/cm3 or other levels or ranges that may be used to achieve the desired characteristics.
The thickness of the emitter layer 162, 262 should be thick enough so that back-injection of holes into the emitter is negligible. Preferably, the total thickness of the emitter ledge 150, 250 and the emitter layer 162, 262 should be approximately 1000 Å.
In an embodiment of the HBT 100 depicted in
In an embodiment of the HBT 200 depicted in
For a completely depleted extrinsic region 154 of the emitter ledge layer 150, the base contacts 145 may be brought as close to the edge of the emitter mesa 160 as 3000 Å by reducing the base contact recombination current. For additional description of this phenomena in GaAs-based HBTs, see W. Liu et al., “Parasitic Conduction Current in the Passivation Ledge of AlGaAs/GaAs Heterojunction Bipolar Transistors,” Solid State Electronics, Vol. 35, No. 7, 1992, pp. 891-895, and W. Liu et al., “Theoretical Comparison of Base Bulk Recombination Current and Surface Recombination Current of a Mesa AlGaAs/GaAs Heterojunction Bipolar Transistor,” Solid State Electronics, Vol. 34, No. 10, 1991, pp. 1119-1123. However, even with emitter ledge passivation to reduce base surface recombination current, the recombination current at the base contacts 145 may still limit the current gain of the HBT 100.
As indicated above, the extrinsic region 154 of the emitter ledge layer 150 essentially comprises a passivation ledge. There are various methods that can monitor passivation ledges. It is generally sufficient to compare the effective ratio of a long ledge device to a short ledge device. See, for example, P. J. Zampardi, et al., “Methods for Monitoring Passivation Ledges in a Manufacturing Environment,” GaAs Mantech Conference 2002, pp. 225-228. Similarly, beta ratio of a device with a longer ledge to a shorter ledge is a good parameter for ledge passivation evaluation. A ratio near 1 is expected for devices with a good ledge. Experiments comparing the base current ideality factor of HBTs with and without passivation, and with same emitter length but various emitter widths can also provide information of efficiency of surface passivation. See, for example, William Liu, Handbook of 11-V Heterojunction Bipolar Transistors, §3-6 Surface Current Ideality Factor, pp. 169-179.
Additional processes may be used to obtain wider base contacts 145, 245 if needed. According to these processes, wider base contacts 145, 245 may be provided on at least one side of the emitter mesa 160, 260. Wider base contacts 145, 245 may be useful for a scaled HBT without increasing the extrinsic base-collector capacitance. One such additional process is depicted in
Due to the fully depleted emitter ledge as described above, embodiments of the present invention provide HBTs with reduced base surface recombination current, higher current gain, and lower base resistance than seen with other prior art devices. Since embodiments of the present invention provide that the external base surface is fully passivated and well protected from later processes, these embodiments should be more reliable than prior art devices.
From the foregoing description, it will be apparent that the present invention has a number of advantages, some of which have been described herein, and others of which are inherent in the embodiments of the invention described or claimed herein. Also, it will be understood that modifications can be made to the device and method described herein without departing from the teachings of subject matter described herein. Particularly, while embodiments of the present invention are described above in relation to the semiconductor structure of InP-based HBTs, other embodiments may relate to semiconductor structures other than those of InP-based HBTs. As such, the invention is not to be limited to the described embodiments except as required by the appended claims.
The present application is related to and claims the benefit of co-pending U.S. Provisional Patent Application Ser. No. 60/494,693, filed on Aug. 12, 2003 and titled “A Semiconductor Structure For A Heterojunction Bipolar Transistor And A Method Of Making Same.” The disclosure of U.S. Provisional Patent Application No. 60/494,693 is incorporated herein by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
60494693 | Aug 2003 | US |