Claims
- 1. An integrated circuit structure comprising:
- (a) a semiconductor substrate;
- (b) a buried dielectric layer implanted in the semiconductor substrate at a first range of depths D.sub.1 below a major surface of the substrate, said dielectric layer having an irregularly-shaped pin-hole defect extending therethrough, said pin-hole defect having a position defined randomly during implantation of material forming the buried dielectric layer; and
- (c) a reverse-biasable PN junction formed within a second range of depths, D.sub.2, below the surface of the substrate, where the second range of depths, D.sub.2, is substantially the same as or within the first range of depths, D.sub.1, such that said PN junction forms within the pin-hole defect and electrically patches the pin-hole defect when said PN junction is reverse biased.
- 2. The integrated circuit structure of claim 1 wherein said semiconductor substrate, including said major surface thereof, consists essentially of monocrystalline silicon.
- 3. The integrated circuit structure of claim 1 wherein said buried dielectric layer is composed of an insulative material having the generalized chemical formula: Si.sub.x O.sub.y N.sub.z where x, y, and z are positive integers each greater than zero and x, y, and z have a sum in the range 3 to 7.
- 4. The integrated circuit structure of claim 1 wherein said buried dielectric layer is composed of an insulative material including one or both of SiO.sub.2 and Si.sub.3 N.sub.4.
- 5. The integrated circuit structure of claim 2,
- wherein the portion of said semiconductor substrate above the dielectric layer includes:
- a first conductive region adjacent one side of said implanted dielectric layer;
- wherein the portion of said semiconductor substrate below the dielectric layer includes:
- a second conductive region adjacent an opposed second side of said implanted dielectric layer; and
- said integrated circuit structure further comprises:
- voltage gradient maintaining means for continuously maintaining a voltage gradient between the first and second conductive regions while power is applied to the integrated circuit structure, said voltage gradient being oriented to reverse bias the reverse-biasable PN junction.
- 6. An integrated circuit structure comprising:
- (a) a semiconductor substrate;
- (b) a buried dielectric layer implanted in the semiconductor substrate at a first range of depths D.sub.1 below a major surface of the substrate, said dielectric layer generally providing isolation between portions of the substrate above and below the dielectric layer, and said dielectric layer being of substantially uniform thickness, but having at least one abnormally thinned section defining a cavity in the dielectric layer; and
- (c) a reverse-biasable PN junction formed within a second range of depths, D.sub.2, below the surface of the substrate, where the second range of depths, D.sub.2, is substantially the same as or within the first range of depths, D.sub.1, such that said PN junction forms within the at least one cavity and when reverse biased, reinforces the isolation provided between portions of the substrate above and below the corresponding thinned section of the dielectric layer.
- 7. The integrated circuit structure of claim 6 wherein a portion of said semiconductor substrate that surrounds the dielectric layer consists essentially of monocrystalline silicon.
- 8. The integrated circuit structure of claim 6 wherein said buried dielectric layer is composed of an insulative material having the generalized chemical formula: Si.sub.x O.sub.y N.sub.z where x, y, and z are positive integers having a sum in the range 3 to 7.
- 9. The integrated circuit structure of claims 8 wherein said buried dielectric layer is composed of an insulative material including one or both of SiO.sub.2 and Si.sub.3 N.sub.4.
- 10. The integrated circuit structure of claim 6,
- wherein the portion of said semiconductor substrate above the dielectric layer includes:
- a first conductive region adjacent one side of said implanted dielectric layer;
- wherein the portion of said semiconductor substrate below the dielectric layer includes:
- a second conductive region adjacent an opposed second side of said implanted dielectric layer; and
- said integrated circuit structure further comprises:
- voltage gradient developing means for developing a voltage gradient between the first and second conductive regions, said voltage gradient being oriented to reverse bias the reverse-biasable PN junction.
- 11. An integrated circuit structure comprising:
- (a) a semiconductor substrate having an upper portion and a lower portion, the lower portion being doped to have a first conductivity;
- (b) a buried dielectric layer implanted in the semiconductor substrate at a first range of depths D.sub.1 below a major surface of the substrate, said dielectric layer generally providing isolation between the upper and lower portions of the substrate, and said dielectric layer being of substantially uniform thickness, but having at least one randomly-formed and randomly-placed abnormal section that defines an irregularly-shaped pin-hole or cavity in the dielectric layer at a position defined by said randomly-placed abnormal section; and
- (c) a dopant implant for defining a semiconductor region of a second conductivity, opposite the first conductivity, said dopant implant being implanted within a second range of depths, D.sub.2, below the surface of the substrate, where the second range of depths, D.sub.2, is substantially the same as or within the first range of depths, D.sub.1.
- 12. The integrated circuit structure of claim 11 wherein the upper and lower portions of said semiconductor substrate that surround the dielectric layer each consist essentially of monocrystalline silicon.
- 13. The integrated circuit structure of claim 11 wherein the second range of depths, D.sub.2, bounds the dopant implant to being contained substantially inside the first range of depths, D.sub.1.
- 14. The integrated circuit structure of claim 1 wherein said pin-hole defect extends through the first range of depths D.sub.1 and wherein the second range of depths, D.sub.2, bounds the PN junction to being contained substantially inside the first range of depths, D.sub.1.
- 15. The integrated circuit structure of claim 1 wherein the buried dielectric layer is composed of an insulative material having the generalized chemical formula: Si.sub.x O.sub.y N.sub.z where x, y, and z are positive integers and wherein composition Si.sub.x O.sub.y N.sub.z defines materials other than SiO.sub.2 Or Si.sub.3 N.sub.4.
- 16. The integrated circuit structure of claim 15 wherein the value of z in the compositional formula, Si.sub.x O.sub.y N.sub.z is greater than zero.
- 17. The integrated circuit structure of claim 4 wherein said buried dielectric layer is composed of an insulative material including both of SiO.sub.2 and Si.sub.3 N.sub.4.
- 18. The integrated circuit structure of claim 11 wherein said buried dielectric layer is composed of an insulative material having the generalized chemical formula: Si.sub.x O.sub.y N.sub.z where x, y, and z are positive integers having a sum in the range 3 to 7 and said composition Si.sub.x O.sub.y N.sub.z includes insulative materials other than SiO.sub.2 or Si.sub.3 N.sub.4.
- 19. The integrated circuit structure of claim 11 wherein said buried dielectric layer is composed of an insulative material having the generalized chemical formula: Si.sub.x O.sub.y N.sub.z where x, y, and z are positive integers having a sum in the range 3 to 7 and the value of z is greater than zero.
- 20. The integrated circuit structure of claim 11 wherein said buried dielectric layer is composed of an insulative material including both of SiO.sub.2 and Si.sub.3 N.sub.4.
- 21. An integrated circuit structure according to claim 1 wherein said semiconductor substrate has integrated circuitry defined therein including inter-aligned transistor regions for defining one or more transistors and the pin-hole defect is not aligned to said inter-aligned transistor regions.
- 22. An integrated circuit structure according to claim 11 wherein said semiconductor substrate has integrated circuitry defined therein including inter-aligned transistor regions for defining one or more transistors and the abnormal section is not aligned to said inter-aligned transistor regions.
- 23. An integrated circuit structure comprising:
- (a) a semiconductor substrate including a first conductive portion doped to have a first conductivity type;
- (b) a dielectric layer implanted in the semiconductor substrate adjacent to the first conductive portion; and
- (c) a layer of dopants at least partially embedded in said dielectric layer such that said dopants are interspersed with the material of the dielectric layer, said embedded dopants being of sufficient concentration for doping adjacent semiconductor material so as to define a second conductivity type in the so-doped adjacent semiconductor material, the second conductivity type being opposite to said first conductivity type.
- 24. An integrated circuit structure according to claim 23 wherein:
- the layer of dopants extends out of the dielectric layer to intersect with a first part of the first conductive portion and to thereby convert the conductivity type of the intersected first part to said second conductivity type; and
- a second part of the first conductive portion, that adjoins the converted first part, maintains said first conductivity type such that a PN junction is formed by the adjoined first and second parts.
- 25. An integrated circuit structure according to claim 24 wherein:
- the dielectric layer has a substantially uniform thickness for a major portion thereof and at least one thinned section of a thickness substantially less than said uniform thickness such that an isolation function of the dielectric layer is weakened at the location of the at least one thinned section; and
- the converted first part of the first conductive portion is adjacent to the at least one thinned section.
- 26. An integrated circuit structure according to claim 24 wherein:
- the dielectric layer has a substantially uniform thickness for a major portion thereof and at least one randomly-formed and irregularly-shaped pin-hole defined to extend through said uniform thickness such that an isolation function of the dielectric layer is weakened at the location of the at least one randomly-formed pin-hole; and
- the converted first part of the first conductive portion is located within the at least one randomly-formed pin-hole.
- 27. An integrated circuit structure according to claim 23 wherein:
- said semiconductor substrate includes a second conductive portion doped to define integrated circuitry therein;
- the dielectric layer is interposed between said second conductive and the first conductive portion;
- the integrated circuitry includes inter-aligned transistor regions that are inter-aligned to define one or more transistors;
- the dielectric layer has at least one randomly-formed, irregularly-shaped, and randomly-placed abnormal section that defines a pin-hole or cavity in the dielectric layer at a position defined by said randomly-placed abnormal section; and
- said abnormal section is not aligned to said inter-aligned transistor regions.
- 28. An integrated circuit structure according to claim 23 wherein said layer of dopants includes arsenic.
- 29. An integrated circuit structure according to claim 23 further comprising:
- (d) a gate electrode spaced-apart from said dielectric layer and defining a gate of an insulated gate field effect transistor (IGFET).
- 30. An integrated circuit structure comprising:
- (a) a semiconductor substrate;
- (b) a buried dielectric layer implanted in the semiconductor substrate at a first range of depths D.sub.1 below a major surface of the substrate, said dielectric layer having a pin-hole extending therethrough, said pin-hole having an irregular shape defined randomly by random debris present during implantation of material forming the buried dielectric layer; and
- (c) a reverse-biasable PN junction formed within a second range of depths, D.sub.2, below the surface of the substrate, where the second range of depths, D.sub.2, is substantially the same as or within the first range of depths, D.sub.1, such that said PN junction forms within the pin-hole and said PN junction is thereby adapted to electrically patches the pin-hole when said PN junction is reverse biased.
- 31. An integrated circuit structure comprising:
- (a) a semiconductor substrate;
- (b) a buried dielectric layer implanted in the semiconductor substrate at a first range of depths D.sub.1 below a surface of the substrate, said dielectric layer dividing the substrate into first and second substrate portions, at least one of the first and second substrate portions defining a semiconductor of a first conductivity type adjacent to the buried dielectric layer; and
- (c) a layer of dopants implanted within a second range of depths, D.sub.2, below the surface of the substrate, where the second range of depths, D.sub.2, is substantially within the first range of depths, D.sub.1, said layer of implanted dopants being distributively embedded within the buried dielectric layer and said layer of implanted dopants being of sufficient concentration for causing adjacent semiconductor material to acquire a second conductivity type opposite to said first conductivity type if said concentration of implanted dopants is further distributively embedded within the adjacent semiconductor material.
- 32. An integrated circuit structure according to claims 31 further comprising:
- (d) a gate electrode spaced-apart from said buried dielectric layer.
- 33. An integrated circuit structure according to claim 31 wherein the first substrate portion defines an active layer having transistor regions defined therein and the second substrate portion defines a bulk substrate portion that does not have transistor regions defined therein.
- 34. An integrated circuit structure according to claim 31 wherein:
- the first substrate portion defines an active layer having transistor regions defined therein,
- the active layer has an essentially monocrystalline, major surface facing away from the buried dielectric layer, and
- said major surface of the active layer faces a plurality of gate electrodes.
Parent Case Info
This application is a continuation of Ser. No. 08/131,647, filed Oct. 5, 1993, now abandoned, which is a division of Ser. No. 08/028,832, filed Mar. 10, 1993, now U.S. Pat. No. 5,278,077.
US Referenced Citations (7)
Foreign Referenced Citations (2)
Number |
Date |
Country |
61-23363 |
Jan 1986 |
JPX |
9111827 |
Aug 1991 |
WOX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
28832 |
Mar 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
131647 |
Oct 1993 |
|