Claims
- 1. A sense amplifier comprising:
a) a sense amp input node for receiving a data signal from a bitline of a memory cell; b) an output node for producing a sense amplifier output signal; c) a latch circuit having:
i) an enable signal input node for receiving an enable signal; ii) a sensing circuit electrically coupled between the sense amp input node and the output node and also electrically coupled to the enable signal input node, the sensing circuit having a sensing circuit input to receive the data signal from a sense latch node and receiving the enable signal from the enable signal input node and producing the sense amplifier output signal at the output node; iii) the sensing circuit including a first inverter and a second inverter connected in parallel, the input of the first inverter being electrically connected to the sense latch node and the output of the second inverter being electrically connected to the output node; d) a first feedback path including a first feedback transistor electrically connected between the output of the second inverter and the sense latch node line; and e) a second feedback path including a second feedback transistor and a third feedback transistor connected in series, the second feedback transistor having a gate terminal connected to the output of the second inverter, having a drain terminal connected to the first feedback transistor and having a source terminal connected to the third feedback transistor, the third feedback transistor being connected to the sense latch node and receiving a boost enable signal at a gate terminal.
- 2. The sense amplifier of claim 1 wherein the first inverter and the second inverter of the sensing circuit each consisting of a p-type transistor and an n-type transistor having gates electrically connected to form an inverter input, the input of the first inverter being electrically connected to the sense latch node and the output of the second inverter being electrically connected to the sense line.
- 3. The sense amplifier of claim 2 wherein the sensing circuit further includes:
a first and a second boost transistor, each connected to the second inverter, the first boost transistor being a p-type transistor receiving an inverted boost enable signal at a gate terminal and having a drain terminal electrically connected to a source terminal of the p-type transistor of the second inverter and having a source terminal connected to a voltage source, the second boost transistor being an n-type transistor receiving the boost enable signal at a gate terminal and having a drain terminal electrically connected to a source terminal of the n-type transistor of the second inverter and having a source terminal connected to a ground potential; and a sense enable transistor receiving a sense enable signal at a gate terminal, and having a drain terminal electrically connected to the first and second feedback paths and a source terminal electrically connected to the voltage source.
- 4. The sense amplifier of claim 3 wherein the first feedback transistor has a gate terminal electrically connected to the output of the second inverter, a drain terminal electrically connected to the drain terminal of the sense enable transistor and a source terminal electrically connected to the sense latch node.
- 5. The sense amplifier of claim 4 wherein the third feedback transistor has a source terminal connected to the sense latch node and receives the boost enable signal at a gate terminal.
- 6. The sense amplifier of claim 1 further comprising:
an amplifying circuit electrically connected between the sensing circuit and the output node.
- 7. The sense amplifier of claim 6 further comprising:
at least one buffering circuit electrically connected between the amplifying circuit and the output node.
- 8. The sense amplifier of claim 1 further comprising:
a latching control circuit electrically connected between the output node and the sense latch node.
- 9. The sense amplifier of claim 8 wherein the latching control circuit includes a first and second latch node for receiving a first latch control signal and a second latch control signal, said first and second latch control signals being derived from the enable signal, said first latch control signal being in phase with the enable signal and said second control latch signal being out of phase with respect to the enable signal.
- 10. The sense amplifier of claim 9 wherein the latching control circuit comprises a p-channel transistor and a n-channel transistor electrically connected in parallel and each having a gate, and being electrically connected between the drain of the sense line transistor and the output node, the n-channel transistor receiving the first latch control signal at its gate and the p-channel transistor receiving the second latch control signal its gate.
- 11. The sense amplifier circuit of claim 6 wherein the amplifying circuit includes an amplifying inverter having a p-type transistor and an n-type transistor, each having a gate terminal, said gate terminals being electrically connected to each other and to the output of the sensing circuit, said p-type transistor having a source terminal electrically connected to a voltage source and a drain terminal electrically connected to the output node, said n-type transistor having a source terminal connected to a ground potential and having a drain terminal connected to the output node.
- 12. The sense amplifier of claim 7 wherein the at least one buffering circuit is an inverter.
- 13. The sense amplifier of claim 1 wherein the second feedback transistor is an enhancement-type MOSFET.
- 14. The sense amplifier of claim 1 wherein the first feedback transistor is a non-enhancement type MOSFET.
- 15. A sense amplifier comprising:
a) a sense amp input node for receiving a data signal from a bitline of a memory cell; b) an output node for producing a sense amplifier output signal; c) a latch circuit having:
i) an enable signal input node for receiving an enable signal; ii) a sensing circuit electrically coupled between the sense amp input node and the output node and also electrically coupled to the enable signal input node, the sensing circuit having a sensing circuit to receive the data signal from a sense latch node and receiving the enable signal from the enable signal input node and producing the sense amplifier output signal at the output node; iii) the sensing circuit including a first inverter and a second inverter connected in parallel, the input of the first inverter being electrically connected to the sense latch node and the output of the second inverter being electrically connected to the sense line; d) a first feedback path including a first feedback transistor having a gate terminal electrically connected to the output of the second inverter, a drain terminal electrically connected to the drain terminal of a sense enable transistor and a source terminal electrically connected to the sense latch node; and e) a second feedback path including a second feedback transistor and a third feedback transistor connected in series, the second feedback transistor having a gate terminal connected to the output of the second inverter, having a drain terminal connected to the first feedback transistor and having a source terminal connected to the third feedback transistor, the third feedback transistor having a source terminal connected to the sense latch node and receives a boost enable signal at a gate terminal.
- 16. The sense amplifier of claim 15 wherein the first inverter and the second inverter of the sensing circuit each consisting of a p-type transistor and an n-type transistor having gates electrically connected to form an inverter input, the input of the first inverter being electrically connected to the sense latch node and the output of the second inverter being electrically connected to the sense line.
- 17. The sense amplifier of claim 16 wherein the sensing circuit further includes:
a first and a second boost transistor, each connected to the second inverter, the first boost transistor being a p-type transistor receiving an inverted boost enable signal at a gate terminal and having a drain terminal electrically connected to a source terminal of the p-type transistor of the second inverter and having a source terminal connected to a voltage source, the second boost transistor being an n-type transistor receiving the boost enable signal at a gate terminal and having a drain terminal electrically connected to a source terminal of the n-type transistor of the second inverter and having a source terminal connected to a ground potential; and a sense enable transistor receiving a sense enable signal at a gate terminal, and having a drain terminal electrically connected to the first and second feedback paths and a source terminal electrically connected to the voltage source.
- 18. The sense amplifier of claim 15 further comprising:
an amplifying circuit electrically connected between the sensing circuit and the output node.
- 19. The sense amplifier of claim 18 further comprising:
at least one buffering circuit electrically connected between the amplifying circuit and the output node.
- 20. The sense amplifier of claim 15 further comprising:
a latching control circuit electrically connected between the output node and the sense latch node.
- 21. The sense amplifier of claim 20 wherein the latching control circuit includes a first and second latch node for receiving a first latch control signal and a second latch control signal, said first and second latch control signals being derived from the enable signal, said first latch control signal being in phase with the enable signal and said second control latch signal being out of phase with respect to the enable signal.
- 22. The sense amplifier of claim 21 wherein the latching control circuit comprises a p-channel transistor and a n-channel transistor electrically connected in parallel and each having a gate, and being electrically connected between the drain of the sense line transistor and the output node, the n-channel transistor receiving the first latch control signal at its gate and the p-channel transistor receiving the second latch control signal at its gate.
- 23. The sense amplifier circuit of claim 18 wherein the amplifying circuit includes an amplifying inverter having a p-type transistor and an n-type transistor, each having a gate terminal, said gate terminals being electrically connected to each other and to the output of the sensing circuit, said p-type transistor having a source terminal electrically connected to a voltage source and a drain terminal electrically connected to the output node, said n-type transistor having a source terminal connected to a ground potential and having a drain terminal connected to the output node.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 09/877,353, filed Jun. 7, 2001.
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
09877353 |
Jun 2001 |
US |
| Child |
10267339 |
Oct 2002 |
US |