The present invention relates generally to sequence detection, and more particularly to calculation of branch metrics in sequence detectors for detecting symbol sequences transmitted over a channel.
Sequence detectors are used for detecting a sequence of data symbols communicated via an analog signal transmitted over a channel whose output is sampled at the receiver. For a given sample sequence obtained from a channel, the aim of such detectors is to determine the most likely symbol values for the symbol sequence supplied to the channel input. In data transmission, a sequence of input symbols drawn from a signal constellation is typically used to modulate some continuous waveform which is transmitted through a dispersive channel and sampled at the receiver. These samples would ideally equal the corresponding input symbols. However, they are corrupted by noise and interference with neighboring transmitted symbols. The latter phenomenon is commonly referred to as intersymbol interference (ISI). Sequence detectors such as Viterbi detectors (also called “Viterbi decoders”) use recursive methods to determine the most probable input symbol sequence. Such detectors for high-speed data transmission play a vital role in designing receivers in compliance with recently approved communications standards, e.g. the IEEE P802.3bj standard for 100 Gb/s Ethernet, and upcoming communications standards, e.g. the IEEE P802.3bs standard for 400 Gb/s Ethernet.
Sequence detectors typically include a series of units which process successive input samples to select survivor paths through a trellis. For an n-state trellis, n survivor paths are selected, each corresponding to a possible sequence of symbol values for samples processed thus far. The component units of a sequence detector comprise a branch metric unit, a path metric unit, and a survivor memory unit. The branch metric unit receives the input samples and calculates branch metrics associated with the possible transitions between states of the trellis for each sample. The branch metric for each transition is obtained by comparing distances between the input sample and hypothesized sample values for that transition. The path metric unit receives and accumulates the branch metrics to obtain path metrics for the survivor path to each state of the trellis, and selects a latest symbol value in each survivor path. The symbol decisions are stored in the survivor memory unit, where the survivor paths are updated in each time step. At the end of the input sample sequence, one survivor path is selected as the optimum (i.e. most likely) path. This optimum path defines the detected sequence of symbol values.
According to at least one embodiment of the present invention there is provided a method for calculating branch metrics, associated with possible transitions between states of a trellis, in a sequence detector for detecting symbol values corresponding to samples of an analog signal transmitted over a channel. For each sample and each transition, the method calculates a plurality of distance values indicative of distance between that sample and respective hypothesized sample values for that transition. In parallel with calculation of the distance values, the sample is compared with a set of thresholds, each defined between a pair of successive hypothesized symbol values arranged in value order, to produce a comparison result. An optimum distance value is selected as a branch metric for the transition in dependence on the comparison result.
Respective further embodiments of the invention provide a branch metric unit adapted to implement a method defined above, and a sequence detector including such a branch metric unit. At least one additional embodiment of the invention provides a computer program product comprising a computer-readable storage medium embodying program instructions which are executable by a processing device to cause the processing device to perform the branch metric calculation method.
Embodiments of the invention will be described in more detail below, by way of illustrative and non-limiting example, with reference to the accompanying drawings.
The present invention may be a system, a method, and/or a computer program product. The computer program product may include a computer readable storage medium (or media) having computer readable program instructions thereon for causing a processor to carry out aspects of the present invention.
The computer readable storage medium can be a tangible device that can retain and store instructions for use by an instruction execution device. The computer readable storage medium may be, for example, but is not limited to, an electronic storage device, a magnetic storage device, an optical storage device, an electromagnetic storage device, a semiconductor storage device, or any suitable combination of the foregoing. A non-exhaustive list of more specific examples of the computer readable storage medium includes the following: a portable computer diskette, a hard disk, a random access memory (RAM), a read-only memory (ROM), an erasable programmable read-only memory (EPROM or Flash memory), a static random access memory (SRAM), a portable compact disc read-only memory (CD-ROM), a digital versatile disk (DVD), a memory stick, a floppy disk, a mechanically encoded device such as punch-cards or raised structures in a groove having instructions recorded thereon, and any suitable combination of the foregoing. A computer readable storage medium, as used herein, is not to be construed as being transitory signals per se, such as radio waves or other freely propagating electromagnetic waves, electromagnetic waves propagating through a waveguide or other transmission media (e.g., light pulses passing through a fiber-optic cable), or electrical signals transmitted through a wire.
Computer readable program instructions described herein can be downloaded to respective computing/processing devices from a computer readable storage medium or to an external computer or external storage device via a network, for example, the Internet, a local area network, a wide area network and/or a wireless network. The network may comprise copper transmission cables, optical transmission fibers, wireless transmission, routers, firewalls, switches, gateway computers and/or edge servers. A network adapter card or network interface in each computing/processing device receives computer readable program instructions from the network and forwards the computer readable program instructions for storage in a computer readable storage medium within the respective computing/processing device.
Computer readable program instructions for carrying out operations of the present invention may be assembler instructions, instruction-set-architecture (ISA) instructions, machine instructions, machine dependent instructions, microcode, firmware instructions, state-setting data, or either source code or object code written in any combination of one or more programming languages, including an object oriented programming language such as Smalltalk, C++ or the like, and conventional procedural programming languages, such as the “C” programming language or similar programming languages. The computer readable program instructions may execute entirely on the user's computer, partly on the user's computer, as a stand-alone software package, partly on the user's computer and partly on a remote computer or entirely on the remote computer or server. In the latter scenario, the remote computer may be connected to the user's computer through any type of network, including a local area network (LAN) or a wide area network (WAN), or the connection may be made to an external computer (for example, through the Internet using an Internet Service Provider). In some embodiments, electronic circuitry including, for example, programmable logic circuitry, field-programmable gate arrays (FPGA), or programmable logic arrays (PLA) may execute the computer readable program instructions by utilizing state information of the computer readable program instructions to personalize the electronic circuitry, in order to perform aspects of the present invention.
Aspects of the present invention are described herein with reference to flowchart illustrations and/or block diagrams of methods, apparatus (systems), and computer program products according to embodiments of the invention. It will be understood that each block of the flowchart illustrations and/or block diagrams, and combinations of blocks in the flowchart illustrations and/or block diagrams, can be implemented by computer readable program instructions.
These computer readable program instructions may be provided to a processor of a general purpose computer, special purpose computer, or other programmable data processing apparatus to produce a machine, such that the instructions, which execute via the processor of the computer or other programmable data processing apparatus, create means for implementing the functions/acts specified in the flowchart and/or block diagram block or blocks. These computer readable program instructions may also be stored in a computer readable storage medium that can direct a computer, a programmable data processing apparatus, and/or other devices to function in a particular manner, such that the computer readable storage medium having instructions stored therein comprises an article of manufacture including instructions which implement aspects of the function/act specified in the flowchart and/or block diagram block or blocks.
The computer readable program instructions may also be loaded onto a computer, other programmable data processing apparatus, or other device to cause a series of operational steps to be performed on the computer, other programmable apparatus or other device to produce a computer implemented process, such that the instructions which execute on the computer, other programmable apparatus, or other device implement the functions/acts specified in the flowchart and/or block diagram block or blocks.
The flowchart and block diagrams in the Figures illustrate the architecture, functionality, and operation of possible implementations of systems, methods, and computer program products according to various embodiments of the present invention. In this regard, each block in the flowchart or block diagrams may represent a module, segment, or portion of instructions, which comprises one or more executable instructions for implementing the specified logical function(s). In some alternative implementations, the functions noted in the block may occur out of the order noted in the figures. For example, two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved. It will also be noted that each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration, can be implemented by special purpose hardware-based systems that perform the specified functions or acts or carry out combinations of special purpose hardware and computer instructions.
The detector 1 comprises a branch metric unit (BMU) 2, a path metric unit (PMU) 3 and a survivor memory unit (SMU) 4. The BMU 2 receives successive input samples z and calculates, for each input sample, branch metrics associated with possible transitions between states χ of a trellis as explained in detail below. The PMU 3 receives branch metrics λ for each sample from BMU 2. Based on the branch metrics for successive samples, the PMU calculates path metrics for respective survivor paths to each state of the trellis and selects, for each state, a latest symbol value û in the survivor path to that state. This involves, for each input sample z, updating of previous path metrics by addition of current branch metrics to obtain partial path metrics for each state, and then selecting an optimum (e.g. smallest) path metric from the partial path metrics for each state. The optimum path metric for each state corresponds to the most likely path to that state. This optimum path metric thus decides the preceding state χ in the current survivor path to the state, and also the latest symbol value û in that survivor path. The state decisions χ and symbol decisions û are output to SMU 4 which stores the symbol decisions for the survivor paths. (In some embodiments, the state decisions χ and symbol decisions û are also fed back to BMU 2 for use in selection of hypothesized symbol values as explained below). At the end of the input sample sequence, the SMU 4 selects an optimum (most likely) one of the survivor paths for the sequence, e.g. the survivor path with the smallest path metric. This optimum path defines the symbol sequence output by SMU 4 and corresponds to the most-likely sequence of symbols at the channel input.
The component units 2, 3 and 4 of detector 1 are implemented as a series of pipeline stages which process input samples in a succession of time-steps k=0, 1, . . . , (K−1) corresponding to a sequence of K samples zk produced at the channel output. An ISI channel has a discrete-time impulse response with L+1 channel coefficients where L>0. In particular, the channel is modelled by its discrete-time impulse-response sequence h=(h0, h1, . . . , hL) where L is the number of interfering channel coefficients (channel memory). For a symbol uk input to the channel at time k, the corresponding channel output yk can be expressed as yk=Σi=0Lhiuk−i and is thus a function of uk and the L previous symbols uk−1 to uk−L. This output is corrupted by additive white Gaussian noise wk, whereby the resulting input sample at detector 1 is given by zk=yk+wk.
The BMU 2 receives the input samples zk and also receives the channel coefficient vector h=(h0, h1, . . . , hL) described above. For each input sample zk, branch metrics λk are calculated based on the difference between the input sample and a set of hypothesized sample values, denoted here by {tilde over (y)}k, calculated for each possible transition between states χk, χk+1 of the trellis. For example, with two post-cursor per-survivor decision-feedback taps {h1, h2}, i.e. L=2, the hypothesized sample values {tilde over (y)}k are calculated by taking the inner product of the symbols ûk−1, ûk−2 in each survivor path with the post-cursor discrete-time channel impulse-response sequence {h1, h2} and adding h0uk to the result:
{tilde over (y)}k=uk+h1ûk−1+h2ûk−2∀uk∈
where is the symbol constellation of the transmission scheme and we assume here, without loss of generality, that the main-cursor tap h0=1. The hypothesized sample values {tilde over (y)}k are what the input sample zk would be for certain permutations of transmitted input symbols {uk, uk−1, uk−2} in the absence of noise.
The symbol uk, transmitted in time-step k, determines the state χk+1 of a survivor path at the end of that time-step. For example, in a trellis with two states χ=0 and χ=1, there are four possible transitions (χk, χk+1) at time-step k, i.e., (0, 0), (0, 1), (1, 0) and (1, 1). For each of these transitions, there will be a number of hypothesized sample values {tilde over (y)}kj, j=0, 1, . . . , depending on the number of possible permutations of symbol values in Σi=0Lhiuk−i for the path terminating in that transition. This is explained in more detail below. For each sample zk and each transition (χk, χk+1), the BMU 2 calculates distance values, denoted here by dkj, indicative of distance between that sample and respective hypothesized sample values {tilde over (y)}kj for that transition. Various distance metrics, such as Euclidean distance or squared Euclidean distance, may be used here. In the preferred embodiments below, each distance value dkj, is calculated as the modulus of the difference between the sample and the respective hypothesized sample value:
dkj(χk,χk+1)=|zk−{tilde over (y)}kj(χk,χk+1)| (1)
The branch metric λ(χk, χk+1) for each transition is selected as the optimum (here smallest) distance value for that transition:
λk(χk,χk+1)=minjdkj(χk,χk+1) (2)
The index of the selected distance value is thus given by:
dkargmin=argminjdkj(χk,χk+1) (3)
In a conventional BMU, the distance values for a given transition are first calculated, and the resulting distance values are then compared to identify the minimum value which is selected as the branch metric. In contrast,
By comparing the input sample with the thresholds (step 12) in parallel with the distance calculation (step 11), the implementation complexity, power consumption, and propagation delay of the BMU can all be reduced compared to a conventional BMU implementation. The comparison operation is performed directly with the input sample instead of the distance metric calculated in the BMU. In doing so, the propagation delay of one comparator can be eliminated from the longest path of the BMU, and the total number of comparators required for level discrimination can be reduced. The branch metric calculation method does not require additional pipeline stages, so no extra latency is incurred. Embodiments of the invention thus offer a significant increase in speed of the branch metric calculation.
Particular embodiments of BMU 2 are described in more detail below for two transmission schemes: uncoded 4-PAM (four-level pulse-amplitude modulation) and 4-D (four-dimensional) 5-PAM TCM (Trellis Coded Modulation) with eight states. The PMU 3 and SMU 4 of detector 1 can be implemented in conventional manner for these embodiments. The various circuit elements of the embodiments described can be implemented by hard-wired logic circuits of generally known form. In general, however, functionality of components can be implemented in hardware or software or a combination thereof.
The following notation will be used:
In the first embodiment, the sequence detector 1 is a reduced-state sequence detector (RSSD), and BMU 2 calculates branch metrics for transitions between states (also known as “substates”) of a reduced-state trellis. The reduced-state trellis is constructed via mapping by set partitioning. The symbol constellation used in the transmission scheme is partitioned into subsets, and the subset to which a symbol uk, transmitted in time-step k, belongs determines the state χk+1 of a survivor path at the end of that time-step. In this example, the BMU 2, PMU 3 and SMU 4 of RSSD 1 collectively implement a two-state 4-PAM Viterbi detector. The discrete-time channel impulse-response sequence is taken as h=(1, h1) with |h1|<1. A symbol uk transmitted over the channel at time k∈{0, 1, . . . , K−1} is drawn from a 4-PAM signal constellation containing four symbols centered on the origin: ={−3, 1, 1, 3}, whereby (0)=−3, (1)=−1, (2)=1, and (3)=3. The constellation is partitioned into two subsets 0={(0), (2)}={−3, 1}, and 1={(1), (3)}={−1, 3} such that the intra-subset Euclidean distance is maximized. The reduced-state subset trellis has two states χ=0 and χ=1. The subset to which the symbol uk belongs determines the state χk+1 at time k+1 according to: χk+1=0 if uk ∈0 and χk+1=1 if uk ∈1.
The BMU 2 comprises four component units (sub-BMUs) for calculating the branch metrics λk(0, 0), λk(0,1), λk(1, 0), λk(1,1) respectively for the four possible transitions in the reduced-state trellis of
For the χk=0 to χk+1=0 transition, the possible trellis transitions for {uk, uk−1} are shown in
{tilde over (y)}k0(0,0)=(0)+h1(0);
{tilde over (y)}k1(0,0)=(0)+h1(2);
{tilde over (y)}k2(0,0)=(2)+h1(0);
{tilde over (y)}k3(0,0)=(2)+h1(2). (4)
When 0<h1<1, the intervals of the hypothesized sample values {tilde over (y)}kj(0, 0) are as follows:
{tilde over (y)}k0(0,0)∈(2(0),(0));
{tilde over (y)}k1(0,0)∈((0),(0)+(2));
{tilde over (y)}k2(0,0)∈((0),+(2),(2));
{tilde over (y)}k3(0,0)∈((2),2(2).
Therefore, the hypothesized sample values can be arranged in value order as follows:
{tilde over (y)}k0(0,0)<{tilde over (y)}k1(0,0)<{tilde over (y)}k2(0,0)<{tilde over (y)}k3(0,0). (5)
The set of thresholds {θ} used in step 12 of
The distance values dkj(0,0) are calculated in step 11 of
dk0(0,0)=|zk−{tilde over (y)}k0(0,0)|
dk1(0,0)=|zk−{tilde over (y)}k1(0,0)|
dk2(0,0)=|zk−{tilde over (y)}k2(0,0)|
dk3(0,0)=|zk−{tilde over (y)}k3(0,0)|
These distance values effectively constitute the “candidate branch metrics” from which the optimum (here minimum) value will be selected as the final branch metric λk (0,0) in accordance with Equation (2) above. The index j of this minimum distance value dkj(0, 0) is thus determined by the index j of the hypothesized sample value {tilde over (y)}kj(0,0) to which zk is closest. It can be seen from
The optimum branch metric λk (0, 0) can thus be determined by solving these equations simultaneously.
Similarly, when −1<h1<0, the intervals of the hypothesized sample values {tilde over (y)}kj(0, 0) are as follows:
{tilde over (y)}k1(0,0)∈((0)−(2),(0));
{tilde over (y)}k0(0,0)∈((0),0);
{tilde over (y)}k3(0,0)∈(0,(2));
{tilde over (y)}k2(0,0)∈((2),(2)−(0));
Therefore, the hypothesized sample values can be ordered as follows:
{tilde over (y)}k1(0,0)<{tilde over (y)}k0(0,0)<{tilde over (y)}k3(0,0)<{tilde over (y)}k2(0,0).
The thresholds θ(0), θ(1) and θ(2) calculated for this ordering of the hypothesized values are the same as in Equation set (6) above. Hence, the optimum branch metric λk (0, 0) for −1<h1<0 is given by:
The sub-BMU 20 also includes comparison logic comprising three comparators, indicated generally at 24, connected in parallel with the distance calculation logic 21. A first input of each comparator receives a respective threshold value θ(0), θ(1) or θ(2). The second input of each comparator receives the input sample zk. Each comparator produces a 1-bit output whose value indicates whether or not the input sample zk exceeds the respective threshold. The three comparator output bits collectively constitute a select signal, indicating the result of the threshold comparison, which is supplied to a control input of multiplexer 23. The 3-bits of the select signal map to dkargmin in Equation (3) above, i.e. the index j of the minimum distance value dkj (0, 0) to be selected as the optimum branch metric λk(0, 0). This mapping, defined by Equation set (7) or (8) above, depends on whether the coefficient h1 is positive or negative. Hence, a 1-bit signal sgn(h1), indicating the sign of h1, is supplied to a further control input of multiplexer 23 as indicated. Based on these control inputs, multiplexer 23 selects the optimum distance value dkj(0, 0) input from distance calculators 21 and outputs this value as the branch metric λk (0, 0).
The following example illustrates operation of sub-BMU 20 for the 4-PAM signal constellation ={−3, 1, 1, 3} with a discrete-time channel impulse-response sequence h=(1, 0.6). The hypothesized input values are:
{tilde over (y)}k0(0,0)=−3−3h1=−4.8;
{tilde over (y)}k1(0,0)=−3+h1=−2.4;
{tilde over (y)}k2(0,0)=1−3h1=−0.8;
{tilde over (y)}k3(0,0)=1+h1=1.6.
The distance values are:
dk0(0,0)=|zk+4.8|;
dk1(0,0)=|zk+2.4|;
dk2(0,0)=|zk+0.8|;
dk3(0,0)=|zk−1.6|.
The thresholds are:
The branch metric is calculated as:
It can be seen from
The BMU 2 contains three further sub-BMUs for calculating the branch metrics λk(0, 1), λk(1, 0) and λk(1, 1). The structure and operation of these sub-BMUs corresponds directly to that of the
Sub-BMU for λk(0,1)
Hypothesized sample values:
{tilde over (y)}k0(0,1)=(1)+h1(0);
{tilde over (y)}k1(0,1)=(1)+h1(2);
{tilde over (y)}k2(0,1)=(3)+h1(0);
{tilde over (y)}k3(0,1)=(3)+h1(2).
Ordering of hypothesized sample values:
{tilde over (y)}k0(0,1)<{tilde over (y)}k1(0,1)<{tilde over (y)}k2(0,1)<{tilde over (y)}k3(0,1)
Thresholds:
Branch metric selection:
Sub-BMU for λk(1, 0)
Hypothesized sample values:
{tilde over (y)}k0(1,0)=(0)+h1(1);
{tilde over (y)}k1(1,0)=(0)+h1(3);
{tilde over (y)}k2(1,0)=(2)+h1(1);
{tilde over (y)}k3(1,0)=(2)+h1(3).
Ordering of hypothesized sample values:
{tilde over (y)}k0(1,0)<{tilde over (y)}k1(1,0)<{tilde over (y)}k2(1,0)<{tilde over (y)}k3(1,0)
Thresholds:
Branch metric selection:
Sub-BMU for λk(1, 1)
Hypothesized sample values:
{tilde over (y)}k0(1,1)=(1)+h1(1);
{tilde over (y)}k1(1,1)=(1)+h1(3);
{tilde over (y)}k2(1,1)=(3)+h1(1);
{tilde over (y)}k3(1,1)=(3)+h1(3).
Ordering of hypothesized sample values:
{tilde over (y)}k0(1,1)<{tilde over (y)}k1(1,1)<{tilde over (y)}k2(1,1)<{tilde over (y)}k3(1,1)
Thresholds:
Branch metric selection:
With four sub-BMU's as described above, a total of twelve comparators are eliminated from the 2-state 4-PAM RSSD compared to a conventional implementation, significantly reducing both the implementation complexity and power consumption. In general, implementation complexity and power consumption increase with both number of states in the trellis and number of time steps for which the BMU calculates branch metrics in parallel. An N-step BMU contains N parallel BMU units which calculate the branch metrics for N input samples zk in parallel. For a 2-step 2-state RSSD, for instance, the implementation complexity of the BMU is at least doubled compared to the 1-step 2-state embodiment above, whereby 24 comparators can be eliminated. Typically, 1≤N≤16 for a 2-substate 4-PAM Viterbi detector, and the saving increases dramatically with higher values of N.
In the
In the second embodiment, the sequence detector 1 is a full-state detector and the BMU 2, PMU 3 and SMU 4 collectively implement an eight-state 4-D 5-PAM Viterbi detector. The 5-PAM signal constellation ={−2, 1, 0, 1, 2} contains five symbols: (0)=−2, (1)=−1, (2)=0, (3)=1 and (4)=2. With this 4-D transmission scheme, four 1-D symbols uk are transmitted in parallel and a 4-D sample, consisting of four 1-D samples zk, is received at the detector input. The signal constellation is partitioned into two subsets 0={(0), (2), (4)}, and 1={(1), (3)}. This results in 16 different 4-D subsets {(0, 0, 0, 0), (0, 0, 0, 1), . . . , (1, 1, 1, 1)}. By uniting a 4-D subset and its complement, e.g., (0, 1, 0, 1) and (1, 0, 1, 0), eight new 4-D subsets {s0, s1, . . . , s7} are obtained such that the 4-D intrasubset Euclidean distance remains constant. The radix-4 trellis diagram for this embodiment has eight states χ=0 to 7 as shown in
The 4-D branch metrics for each trellis transition are obtained by first calculating 1-D branch metrics for each of the four 1-D samples zk(l), where l∈{0, 1, 2, 3} denotes dimension, supplied to the detector input. In this embodiment, steps 10 to 13 of the
Each 1-D sample zk (l) corresponds to a 1-D symbol uk in either subset 0 or subset 1. The BMU calculates a 1-D branch metric for each sample zk (l) and each subset 0 and 1. The 1-D branch metric for subset 0 and dimension l is denoted here by λk(0, l). The 1-D branch metric for subset 1 and dimension l is denoted by λk(1, l). The BMU comprises four sub-BMUs, one for each dimension 1, each containing component units shown in
The 4-D branch metrics for transitions in the
The propagation delay of sub-BMU unit 30 is the sum of that of a distance calculator and a 3-to-1 multiplexer. Similarly, the propagation delay of sub-BMU unit 35 is the sum of that of a distance calculator and a 2-to-1 multiplexer. By comparison, corresponding sub-units for calculating λk (0, l) and λk(1, l) in a conventional BMU are shown in
In the 1-step 8-state 4-D 5-PAM detector with channel time-dispersion length |h|=1 above, there are four sub-BMU's so a total of eight comparators are eliminated compared to a conventional implementation. The principles described can be readily applied for BMU operation with a channel time-dispersion length |h|>1, resulting in even greater savings. For example, with |h|=2, the BMU needs 32 sub-BMUs whereby 64 comparators are eliminated. Implementation complexity and power consumption increase with the number of time steps for which the BMU calculates branch metrics as well as with the number of states. For a 2-step 8-state 4-D 5-PAM Viterbi detector with |h|=1, for example, the BMU complexity is at least quadrupled compared to the 1-step embodiment above, whereby 32 comparators can be eliminated. Typically, 1≤N≤4 for a N-step 8-state 4-D 5-PAM Viterbi detector, and the saving increases substantially with N.
While a full-state Viterbi detector is described for the second embodiment above, the detector could be a reduced-state detector in the presence of intersymbol interference (ISI). In this case, the ISI attributable to the channel coefficients can be suppressed by embedded per-survivor decision feedback to avoid expanding the number of detector states.
Numerous changes and modifications can of course be made to the exemplary embodiments described. For example, while the smallest distance value is selected as the optimum branch metric above, embodiments may be envisaged where the largest distance value is selected as optimum. Other difference metrics, such as squared Euclidean distance, may be used for calculating the distance values. Embodiments may also be envisaged where a threshold θ used for level discrimination is not halfway between a pair of hypothesized sample values. Where the signal constellation does not contain equiprobable symbols, for example, thresholds may be adapted to accommodate different symbol probabilities.
The branch metric calculation method can be applied with any number of encoder and/or channel states, and with or without a coded or coded-modulation scheme, such as trellis-coded modulation. When a transmission scheme with many encoder/channel states is adopted (such as that in the IEEE 802.3ab standard), or when an architecture based on the sliding-block or systolic-array approach is chosen, the advantages described have a huge impact on overall efficiency of the detector.
The descriptions of the various embodiments of the present invention have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
6788750 | Reuven | Sep 2004 | B1 |
7653868 | Haratsch | Jan 2010 | B2 |
7961797 | Yang et al. | Jun 2011 | B1 |
8976911 | Eliaz | Mar 2015 | B2 |
9191247 | Stopler et al. | Nov 2015 | B1 |
20050243941 | Anim-Appiah | Nov 2005 | A1 |
20070217522 | Sun | Sep 2007 | A1 |
20080189532 | Haratsch | Aug 2008 | A1 |
Number | Date | Country |
---|---|---|
WO2017050352 | Mar 2017 | WO |
Entry |
---|
Shr et al. “A Low-Complexity Viterbi Decoder for Space-Time Trellis Codes”, IEEE Transactions on Circuits and Systems I: Regular Papers (vol. 57, Issue: 4, Apr. 2010), pp. 873-885. |
Black et al., “A 1-Gb/s, Four-State, Sliding Block Viterbi Decoder”, IEEE Journal of Solid-State Circuits, vol. 32, No. 6, Jun. 1997, pp. 797-805. |
Hatamian et al., “Design Considerations for Gigabit Ethernet 1000Base-T Twisted Pair Transceivers”, IEEE 1998 Custom Integrated Circuits Conference, May 14, 1998, pp. 335-342. |
Haratsch et al., “A 1-Gb/s Joint Equalizer and Trellis Decoder for 1000Base-T Gigabit Ethernet”, IEEE Journal of Solid-State Circuits, vol. 36, No. 3, Mar. 2001, pp. 374-384. |
Fettweis et al., “A 100Mbit/S Decoder Chip: Novel Architecture and Its Realization”, 1990 IEEE, ICC'90 Supercomm Technical Sessons, International Conference on Communications, Apr. 16-19, 1990, pp. 463-467. |
Fettweis et al., “High-Speed Parallel Viterbi Decoding: Algorithm and VLSI-Architecture”, IEEE Communications Mag., vol. 29, No. 5, May 1991, pp. 46-55. |
Number | Date | Country | |
---|---|---|---|
20190287011 A1 | Sep 2019 | US |