Claims
- 1. A sequential memory comprising:
- an input terminal for receiving incoming data units;
- an output terminal;
- a plurality of memories each operable to store data units, each memory coupled to said input terminal and having a first output;
- write control circuitry for writing successive incoming data units to successive memories;
- read control circuitry for reading data units from said memories in a predetermined pattern;
- a plurality of high speed storage circuits associated with respective memories, each storage circuit having a first input coupling said input terminal to the input of a first transmission gate and a second input coupling the first output of a respective memory to the input of a second transmission gate, each of said first and second transmission gates having an output coupled to the input of a latch, said latch including a pair of inverters each inverter having an output coupled to the input of the other inverter, each high speed storage circuit selectively storing in said latch either an incoming data unit received at said first input or a data unit received at said second input in response to control signals selectively enabling one of said first and second transmission gates, each storage circuit having an output;
- an output control circuit selectively coupling one of said outputs of said high-speed storage circuits to said output terminal.
- 2. The sequential memory of claim 1 and further comprising circuitry for selectively outputting the incoming data unit stored in one of said high speed storage circuits.
- 3. The sequential memory of claim 1 and further comprising circuitry to selectively transfer a data unit from one of said memories to its respective high speed storage circuit.
- 4. The sequential memory of claim 1 wherein said sequential memory comprises a first-in, first-out memory and wherein each of said high speed storage circuits includes control circuitry to latch incoming data unit if said respective memory is empty.
- 5. The sequential memory of claim 1 wherein said sequential memory comprises a last-in, first-out memory and each incoming data unit is stored in one of said high speed storage circuits.
Parent Case Info
This application is a continuation of application Ser. No. 07/628,279, filed Dec. 17, 1990, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0260897 |
Mar 1988 |
EPX |
0272869 |
Jun 1988 |
EPX |
2232797 |
Dec 1990 |
GBX |
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, vol. 30, No. 12, May 1988, pp. 339-341, "Increasing Data Read Rate From Memories". |
Continuations (1)
|
Number |
Date |
Country |
Parent |
628279 |
Dec 1990 |
|