Serial control and data interconnects for coupling an I/O module with a switch fabric in a switch

Information

  • Patent Grant
  • 5983260
  • Patent Number
    5,983,260
  • Date Filed
    Thursday, July 18, 1996
    28 years ago
  • Date Issued
    Tuesday, November 9, 1999
    24 years ago
Abstract
A communication device (10) includes a number of input/output modules (12) coupled to a switch control module (14) using an interconnect (40) and to a redundant switch control module (16) using a redundant interconnect (42). Each interconnect (40) and redundant interconnect (42) includes a control interconnect (44) and a data interconnect (46). The control interconnect (44) establishes control information for transferring a cell in the communication device (10) and the data interconnect (46) performs the cell transfer.
Description

TECHNICAL FIELD OF THE INVENTION
This invention relates generally to communication systems, and more specifically to a serial control and data interconnect.
BACKGROUND OF THE INVENTION
A communication system includes a collection of components that communicate, manipulate, and process information in a variety of ways. The system may support different access technologies, such as frame relay, circuit services, and new and evolving connection-based or connectionless services, that communicate information, such as data, voice, and video. Switches in the communication system employ hardware and software to route information generated by access technologies to an intended destination. In an integrated services network, switches may route information among access technologies in a unified manner.
With an increasing demand for more sophisticated and higher bandwidth communication, switches in a communication system must be scalable and adaptable to the particular needs of the users. Also, switches should support existing access technologies, and provide a flexible framework for new and evolving services.
Existing switches in an integrated services environment suffer from several disadvantages. Switches fail to be modular and scalable to adapt, for example, to the needs and resources of a small private network serving hundreds of users, as well as a larger public network serving tens of thousands of users. Often, switches only support one or a few number of access technologies and offer limited expansion capabilities. Also, as integrated services networks get larger and more complex, existing switches may fail to provide adequate redundancy and fault isolation.
SUMMARY OF THE INVENTION
In accordance with the present invention, the disadvantages and problems associated with switches in a communication system has been substantially reduced or eliminated. In particular, a communication device routes information generated by a variety of access technologies, and includes serial control and data interconnects among its modules to provide modularity, scalability, redundancy, and improved fault isolation.
In accordance with one embodiment of the present invention, a communication device includes a switch control module having a switch fabric and a number of input/output modules having cell flow processors. Control interconnects couple cell flow processors of the input/output modules to the switch fabric of the switch control module. Data interconnects couple cell flow processors of the input/output modules to the switch fabric of the switch control module.
Important technical advantages of the present invention include an architecture of a communication device that provides modularity, scalability, redundancy, and improved fault isolation. In particular, a communication device includes a switch control module coupled to a number of input/output modules using control and data interconnects that operate in a serial fashion to reduce connection complexity and size. In a specific implementation, each input/output module is coupled to a switch control module using a dedicated seven-line serial control interconnect and a dedicated four-line serial data interconnect. This connectivity scheme avoids the complexity, inefficiency, and increased cost of a common or shared bus architecture, while supporting additional input/output modules. A redundant switch control module can also couple to the input/output modules for increased reliability. The serial control and data interconnects improve fault isolation through parity checking. Other technical advantages are readily apparent to one skilled in the art from the following figures, descriptions, and claims.





BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding of the present invention, and for further features and advantages, reference is now made to the following written description taken in conjunction with the accompanying drawings, in which:
FIG. 1 illustrates a communication device;
FIG. 2 illustrates the connectivity scheme among components of the communication device;
FIG. 3 illustrates in more detail a control interconnect between components in the communication device;
FIG. 4 illustrates in more detail a data interconnect between components in the communication device; and
FIG. 5 illustrates a timing diagram for communications using the data interconnect.





DETAILED DESCRIPTION OF THE INVENTION
FIG. 1 illustrates a communication device 10 that includes a plurality of input/output modules (IOMs) 12 coupled to a switch control module (SCM) 14. In a particular embodiment, a redundant SCM 16 is also coupled to IOMs 12. In operation, IOMs 12 receive information, such as voice, video, and data, using a variety of access technologies. This information is passed to SCM 14 and routed through a selected IOM 12 to an intended destination.
Each IOM 12 includes zero or more line interfaces 20 and a cell flow processor 22 having a to-switch port processor (TSPP) 24 and a from-switch port processor (FSPP) 26. In one embodiment, line interface 20 includes a connectivity engine, network interworking, and physical interface to receive data from and provide data to a variety of access technologies. For example, line interface 20 may support asynchronous transfer mode (ATM) cell relay (OC-12, OC-3c, 155 Mbps UTP), frame relay (T1, E1, T3, E3, V.35), circuit emulation (T1, E1, T3, E3), internetworking using Ethernet, Fast Ethernet, Internet Protocol (IP), or IP over ATM, or any other communications protocol or access technology. Communication device 10 contemplates line interface 20 that supports any suitable communication technique, whether connection-based or connectionless.
The structure and function of line interface 20 may vary between IOMs 12 to provide modular support for different access technologies. For example, communication device 10 may include an IOM 12 to support ATM, another IOM 12 to support frame relay, still another IOM 12 to support an internetworking function with an Ethernet local area network (LAN), and any other suitable IOM 12. Communication device 10 contemplates any number and arrangement of IOMs 12 to support different access technologies. Line interface 20 may include one or more components in hardware or software and, in at particular example, includes one or more application specific integrated circuits (ASICs).
Cell flow processor 22 provides an interface between line interface 20 and SCM 14. Unlike line interface 20 which may vary for different access technologies, cell flow processor 22 has the same structure and performs the same function for all IOMs 12. In a particular embodiment, cell flow processor 22 implements a core cell transfer function using ATM with virtual channel (VC) accounting and buffer control. Each cell flow processor 22 includes TSPP 24 for communications into SCM 14 and FSPP 26 for communications from SCM 14. In a particular implementation, TSPP 24 and FSPP 26 comprise an ASIC. Both SCM 14 and redundant SCM 16 may have portions 31 and 33, respectively, that include cell flow processor 22. This allows SCM 14 and redundant SCM 16 to communicate information among components in communication device 10 in the same manner as IOMs 12. Each cell flow processor 22 corresponds to a port or switch port in communication device 10.
Cell flow processors 22 residing on IOMs 12 provide a distributed cell processing architecture that reduces the complexity of SCM 14 and enhances the modularity and scalability of communication device 10. In particular, each IOM 12 added to communication device 10 as an upgrade or to enhance capacity includes its own cell flow processor 22. The on-board cell flow processor 22 of IOMs 12 reduces complexity and cost of entry-level systems, and also establishes a common and consistent interface between IOMs 12 and SCM 14. Therefore, IOMs 12 may be developed for new or evolving access technologies by combining a different structure and function for line interface 20 with the established structure and function for cell flow processor 22 for easy integration into communication device 10.
SCM 14 includes a number of multi-point topology controllers (MTCs) 30, a bandwidth arbiter (BA) 32, and a data crossbar 34, all making up a switch fabric 35. MTC 30 may comprise an ASIC that communicates with a selected number of IOMs 12 and centralizes state information needed for multi-point topology supported by communication device 10. Since IOMs 12 provide access to both connection-based and connectionless environments, MTCs support point-to-point (P2P), multipoint-to-point (M2P), point-to-multipoint (P2M), and multipoint-to-multipoint (M2M) communications. BA 32 accumulates and arbitrates transfer requests from each IOM 12. Specifically, BA 32 directs input/output mapping of data crossbar 34 on a per cell-time basis, dynamically schedules momentarily unused bandwidth of communication device 10, and resolves M2P bandwidth contention. Redundant SCM 16 includes the same components and operates in the same fashion as SCM 14.
One particular technical advantage of communication device 10 is the interconnection between IOMs 12, SCM 14, and redundant SCM 16. Each IOM 12 couples to SCM 14 using interconnect 40 and to redundant SCM 16 using redundant interconnect 42. Both interconnect 40 and redundant interconnect 42 include control interconnect 44 and data interconnect 46, which are dedicated connections since they support communication between SCM 14 and the associated IOM 12. Each portion 30 and 32 of SCM 14 and redundant SCM 16, respectively, may also include interconnect 40 and redundant interconnect 42.
Control interconnect 44 and data interconnect 46 operate serially and, therefore, reduce the connection complexity and size between IOMs 12 and SCM 14 in communication device 10. As described below, the serial operation of control interconnect 44 and data interconnect 46 enhances the modularity and scalability of communication device 10. Control interconnect 44 and data interconnect 46 reduce or eliminate the need for an expensive and complicated common or shared bus architecture in communication device 10. Also, the reduced number of lines in control interconnect 44 and data interconnect 46 simplifies fault isolation. For example, information communicated on these serial lines may include one or more parity bits to quickly and efficiently identify faulty components in communication device 10.
FIG. 2 illustrates a connectivity scheme used by communication device 10. This connectivity scheme represents the interconnections established by a backplane 48 or other similar device in the chassis or support structure of communication device 10. IOMs 12, SCM 14, and redundant SCM 16 may be integrated circuit boards that plug into slots in backplane 48 to effect the connectivity scheme. Backplane 48 or other similar device implements the specified connections between components in communication device 10 to establish interconnects 40 and redundant interconnects 42.
Each IOM 12 includes a connector region 50 and a redundant connector region 52. SCM 14 and redundant SCM 16 include connector regions 54 and redundant connector regions 56. Connector regions 50, 52, 54, and 56 represent a collection of contiguous or non-contiguous pins, conductors, or other matings on components in communication device 10.
Connector region 50 of each IOM 12 is coupled to and has a one-to-one correspondence with an associated connector region 54 on SCM 14 to establish interconnect 40. Likewise, redundant connection region 52 of each IOM 12 is coupled to and has a one-to-one correspondence with an associated connection region 54 of redundant. SCM 16 to establish redundant interconnect 42. Therefore, each interconnect 40 establishes a dedicated communication path or link between an associated IOM 12 and SCM 14, and each redundant interconnect 42 establishes a dedicated communication path or link between an associated IOM 12 and redundant SCM 16. Throughout this description, interconnect 40, redundant interconnect 42, control interconnect 44, and data interconnect 46 may represent connection regions, lines, pins, conductors, matings, connectors, or any combination of these elements to accomplish a coupling between components in communication device 10. Referring to FIGS. 1 and 2, since SCM portions 31, 33 may each include a cell flow processor 22, the connectivity scheme includes two additional redundant interconnects 42a and 42b. In particular, cell flow processor 22 on portion 32 of redundant SCM 16 is coupled to a corresponding connection region 54 on SCM 14 using redundant connection region 56 on redundant SCM 16 to establish redundant interconnect 42a. Likewise, cell flow processor 22 on portion 30 of SCM 14 is coupled to a corresponding connection region 54 on redundant SCM 16 using redundant connection region 56 on SCM 14 to establish redundant interconnect 42b.
The connectivity scheme illustrated in FIG. 2 provides several advantages to communication device 10. SCM 14 and redundant SCM 16 may include many connection regions 54 that support a number of existing or potential IOMs 12. However, each IOM 12 maintains one connection region 50 and one redundant connection region 52 to establish interconnect 40 and redundant interconnect 42, respectively, which reduces the cost and complexity of backplane 48. This dedicated connection approach instead of a common or shared bus approach improves modularity and scalability. In particular, an entry-level communication device 10 may include SCM 14 and eight IOMs 12, but with a backplane 48 of reduced complexity and size that still accommodates future upgrades and additions. Depending upon its requirements and demands, a user of communication device 10 may add redundant SCM 16 to enhance reliability or add more IOMs 12 to improve capacity or support a different access technology.
FIG. 3 illustrates in more detail control interconnect 44 between IOMs 12 and SCM 14. A similar control interconnect 44 exists between IOMs 12 and redundant SCM 16. Each control interconnect 44 includes two lines, conductors, couplings, connectors, matings, or connections (referred to generally as lines) between TSPP 24 of IOM 12 and an associated MTC 30 of SCM 14: a line from TSPP 24 to MTC 30 (T2M) 60 and a line from MTC 30 to TSPP 24 (M2T) 62. Control interconnect 44 also includes two lines between FSPP 26 and MTC 30: a line from FSPP 26 to MTC 30 (F2T) 64 and a line from MTC 30 to FSPP 26 (M2F) 66. Also, control interconnect 44 includes a line from TSPP 24 to BA 32 (T2B) 68. In a particular implementation, T2M 60 and M2T 62 comprise two lines each, whereas F2M 64, M2F 66, and T2B 68 comprise one line each. Thierefore, in this particular embodiment, control interconnect 44 comprises seven lines between IOM 12 and SCM 14. Another seven lines from IOM 12 may establish a similar control interconnect 44 with redundant SCM 16.
Each MTC 30 may support several IOMs 12. In a particular implementation, each MTC 30 supports four IOMs, resulting in twenty-four lines to implement four control interconnects 44. MTC 30 communicates with EBA 32 using control line 70. Control line 70 comprises sixteen lines from MTC 30 to BA 32 and nine lines from BA 32 to MTC 30. In a system that includes sixteen IOMs 12 and four MTCs 20, BA 32 receives and transmits control information relating to the operation of communication device 10 on eighty input lines (twenty-four lines for each control line 70 and one line for each T2B 68) and four output lines (one line for each control line 70).
In operation, communication device 10 using control interconnect 44 manages communications between receive IOM 12a and transmit IOM 12b. For a P2P cell transfer, line interface 20 receives information in the format or protocol used by the access technology supported by IOM 12a. Line interface 20 translates this information into the core cell transfer format supported by cell flow processor 22. TSPP 24 receives the cell and generates a request for communication over T2B 68 for a designated output port. BA 32 grants the request and communicates the grant to TSPP 24 using control line 70, MTC 30, and M2T 62.
MTC 30 then performs any necessary translation to identify the virtual channel (VC) queue associated with transmit IOM 12b. Each TSPP 24 transmits a scheduling list number to the MTC 30 on the T2M line 60. The scheduling list number reflects the connection it is transferring a cell from. The MTC 30 uses this information to determine the output port(s) and multiQueue number(s) to which the cell will be transferred. The MTC 30 passes this information to the BA 32 on the M2B lines 70, and the BA 32 passes the multiQueue number to the MTC(s) on the B2M lines 70. The MTC 30 further passes the multiQueue number(s) to the FSPP(s) 26 using the M2F line 66. The FSPP 26 uses multiQueue number to determine which output queue(s) are to receive the cell and whether these queues are full. Flow control information, based on the queue status is communicated in the reverse direction, i.e. F2M 64, followed by M2B 70, followed by B2M 70, and lastly M2T 62. This control information happens in parallel for all port processors, and control flow is capable of multipoint transfers.
FIG. 4 illustrates in more detail data interconnect 46 that transfers the cell after establishing the appropriate control information using control interconnect 44. Shown in more detail in IOM 12 is TSPP 24: coupled to a serializer 80 and FSPP 26 coupled to a deserializer 82. In a particular embodiment, serializer 80 and deserializer 82 support a fiber channel high speed serial. interface. Serializer 80 converts an n-bit word received from TSPP 24 into a differential emitter coupled logic (ECL) signal for transmission over transmit line pair 84. Transmit line pair 84 is coupled to input port 86 of data crossbar 34. Output port 88 of data crossbar 34 is coupled to a differential ECL receive line pair 90, which in turn is coupled to deserializer 82 in IOM 12. Deserializer 82 converts information received over receive line pair 90 into an n-bit word for delivery to FSPP 26.
In this embodiment, data crossbar 34 includes input port 86 and an associated output port 88 for each IOM 12 coupled to SCM 14. Input port 86 and output port 88 each comprise a line pair connection. Data crossbar 34 may be an ECL cross-point device under the control of BA 32. Upon receiving the appropriate control information established using control interconnect 44, BA 32 configures data crossbar 34 to achieve the proper cell transfer. Data crossbar 34 maps one input port 86 to one or more output ports 88. For example, data crossbar 34 may establish a connection between input port 86 associated with IOM 12a and output port 88 associated with IOM 12b. In another example, data crossbar 34 may establish a connection between input port 86 and output port 88 associated with the same IOM 12.
In a particular implementation, TSPP 24 and FSPP 26 on IOM 12 operate using a fifty MHZ system clock. Data is transferred in a twenty bit word to serializer 80 and converted into a one GHz differential ECL signal for transfer over transmit line pair 84 to data crossbar 34. Data crossbar 34 simultaneously supports sixteen ports or IOMs 12, and additional data crossbars 34 may be added to increase the capacity of SCM 14. Data crossbar 34 performs high speed switching between input ports 86 and associated output ports 88 under the direction of BA 32. Receive line pair 90 communicates information from output port 88 to deserializer 82, which converts the one GHz differential ECL signal into a twenty bit digital word at fifty MHZ for presentation to FSPP 26.
To accommodate high bandwidth traffic, transmit line pair 84 and receive line pair 90 of data interconnect 46 are high speed serial links. With increased data rates of one GHz or more, communication device 10 may experience a clock skew problem caused by communication delays in transmit line pair 84 and receive line pair 90. Therefore, communication device 10, and specifically deserializer 82, employs a phase lock loop and resynchronizer to account for clock skew over data interconnect 46.
FIG. 5 illustrates a timing diagram for transfer of a cell from TSPP 24 TO FSPP 26 using data interconnect 46. A cell clock pulse 102 occurs every thirty-two cycles of system clock 104 which, in a particular implementation, operates at fifty MHZ. Each cell clock pulse 102 represents a single cell transfer and receive event using data interconnect 46.
A signal 106 generated by serializer 80 for transmission over transmit line pair 84 begins with a preamble 108 which, in a particular embodiment., comprises a serial bit stream of alternating "1s" and "0s." A phase lock loop in deserializer 82 establishes synchronization with the one GHz signal using preamble 108. After preamble 108, serializer 80 generates a sync 110 that indicates the beginning of data 112. Serializer 80 concludes the transmission during cell clock pulse 102 with a postamble 114 that, like preamble 108, includes a serial bit stream of alternating "1s" and "0s" to allow synchronization by deserializer 82.
Deserializer 82 receives a signal 116, which includes preamble 108, sync 110, data 112, and postamble 114. A sufficient length of postamble 114 from the previous cell and preamble 108 from the current cell before sync 110 ensures that deserializer 82 is in sync with the one GHz signal and ready to receive data 112. Between cells, BA 32 reconfigures data crossbar 34 to deliver the next cell of information.
Although the present invention has been described in several embodiments, a myriad of changes, variations, alterations, transformations, and modifications may be suggested to one skilled in the art, and it is intended that the present invention encompass such changes, variations, alterations, transformations, and modifications as fall within the spirit and scope of the appended claims.
Claims
  • 1. A communication device comprising:
  • a switch control module having a switch fabric;
  • a plurality of input/output modules operable to receive and transfer information under control of the switch control module, each input/output module having a cell flow processor;
  • a plurality of dedicated control interconnects, each control interconnect operable to couple a cell flow processor of an input/output module to the switch fabric of the switch control module; and
  • a plurality of dedicated data interconnects, each data interconnect operable to couple a cell flow processor of an input/output module to the switch fabric of the switch control module, wherein the switch control module includes a plurality of multipoint topology controllers coupled to a bandwidth arbiter, each multipoint topology controller operable to couple to at least one cell flow processor of an input/output module in order to support point and multipoint to point communications, the bandwidth arbiter operable to control mapping of the switch fabric to support communications among the input/output modules and the multipoint topology controllers.
  • 2. The device of claim 1, wherein the switch control module further comprises a cell flow processor, wherein the cell flow processor of the switch control module is coupled to a bandwidth arbiter of the switch control module, the bandwidth arbiter operable to control mapping of the switch fabric to support communications among the cell flow processor of the switch control module and the cell flow processors of the input/output modules.
  • 3. The device of claim 1, further comprising:
  • a redundant switch control module having a switch fabric;
  • a plurality of redundant control interconnects, each redundant control interconnect operable to couple a cell flow processor of an input/output module to the switch fabric of the redundant switch control module; and
  • a plurality of redundant data interconnects, each redundant data interconnect operable to couple a cell flow processor of an input/output module to the switch fabric of the redundant switch control module.
  • 4. The device of claim 1, wherein each cell flow processor further comprises:
  • a to-switch port processor; and
  • a from-switch port processor.
  • 5. The device of claim 4, wherein each data interconnect comprises:
  • two lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the switch control module; and
  • two lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the switch control module.
  • 6. The device of claim 4, wherein each data interconnect comprises:
  • two differential emitter coupled logic lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the switch control module; and
  • two differential emitter coupled logic lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the switch control module.
  • 7. The device of claim 4, wherein the switch control module further comprises a plurality of multipoint topology controllers coupled to a bandwidth arbiter, each multipoint topology controller operable to couple to at least one cell flow processor of an input/output module in order to support point and multipoint to point and multipoint communications, the bandwidth arbiter operable to control mapping of the switch fabric to support communications among the input/output modules and the multipoint topology controllers, each control interconnect comprising:
  • four lines operable to couple the to-switch port processor of the input/output module to an associated multipoint topology controller of the switch control module;
  • two lines operable to couple the from-switch port processor of the input/output module to the associated multipoint topology controller of the switch control module; and
  • one line operable to couple the to-switch port processor of the input/output module to the bandwidth arbiter of the switch control module.
  • 8. A communication device comprising:
  • a switch control module having a switch fabric and a plurality of first connector regions;
  • a plurality of input/output modules, each input/output module having a second connector region coupled to a cell flow processor, each second connector region coupled to and having one-to-one correspondence with a first connector region of the switch control module, said switch control module connected to each respective input/output module by separate control and data interconnects; and
  • a redundant switch control module having a switch fabric and a plurality of third connector regions, each input/output module having a fourth connector region coupled to the cell flow processor, each fourth connector region coupled to and having a one-to-one correspondence with a third connector region of the redundant switch control module, wherein the switch control module further comprises a fifth connector region coupled to a cell flow processor of the switch control module, the fifth connector region coupled to and having a one-to-one correspondence with a third connector region of the redundant switch control module.
  • 9. The device of claim 8, further comprising a backplane having a plurality of interconnects, each interconnect operable to couple a first connector region to a corresponding second connector region, each interconnect comprising a data interconnect and a control interconnect.
  • 10. The device of claim 9, wherein each cell flow processor further comprises a to-switch port processor and a from-switch port processor, each data interconnect comprises:
  • two lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the switch control module; and
  • two lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the switch control module.
  • 11. The device of claim 9, wherein each cell flow processor further comprises a to-switch port processor and a from-switch port processor, each data interconnect comprises:
  • two differential emitter coupled logic lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the switch control module; and
  • two differential emitter coupled logic lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the switch control module.
  • 12. The device of claim 9, wherein each cell flow processor further comprises a to-switch port processor and a from-switch port processor, wherein the switch control module further comprises a plurality of multipoint topology controllers coupled to a bandwidth arbiter, each multipoint topology controller coupled to at least one cell flow processor of an input/output module in order to support point and multipoint to point and multipoint communications, the bandwidth arbiter operable to control mapping of the switch fabric to support communications among the input/output modules and the multipoint topology controllers, each control interconnect comprising:
  • four lines operable to couple the to-switch port processor of the input/output module to an associated multipoint topology controller of the switch control module;
  • two lines operable to couple the from-switch port processor of the input/output module to the associated multipoint topology controller of the switch control module; and
  • one line operable to couple the to-switch port processor of the input/output module to the bandwidth arbiter of the switch control module.
  • 13. An input/output module operable to couple to a switch control module having a switch fabric, the input/output module comprising:
  • a line interface operable to receive and transfer information;
  • a to-switch port processor operable to process information received at the line interface;
  • a from-switch port processor operable to process information to be transferred by the line interface;
  • a data interconnect coupled to the to-switch processor and the from-switch processor, the data interconnect operable to couple to the switch fabric of the switch control module;
  • a control interconnect coupled to the to-switch port processor and the from-switch port processor, the control interconnect operable to couple to the switch fabric of the switch control module; and
  • wherein the data interconnect includes two lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the switch control module, and two lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the switch control module.
  • 14. The input/output module of claim 13, wherein the line interface comprises a physical interface, a network interworking interface, and a connectivity engine.
  • 15. The input/output module of claim 13, wherein the line interface is operable to convert information received from an access technology into a core cell transfer format.
  • 16. The input/output module of claim 15, wherein the access technology comprises frame relay.
  • 17. The input/output module of claim 15, wherein the access technology comprises asynchronous transfer mode.
  • 18. The input/output module of claim 15, wherein the core cell transfer format comprises asynchronous transfer mode.
  • 19. The input/output module of claim 13, wherein:
  • the two lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the switch control module comprise two differential emitter coupled logic lines; and
  • the two lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the switch control module comprise two differential emitter coupled logic lines.
  • 20. The input/output module of claim 13, wherein the switch control module further comprises a plurality of multipoint topology controllers coupled to a bandwidth arbiter, each multipoint topology controller operable to couple to the to-switch port processor and the from-switch port processor in order to support point and multipoint to point and multipoint communications, the bandwidth arbiter operable to control mapping of the switch fabric to support communications among the multipoint topology controllers, the to-switch port processor, and the from-switch port processor, the control interconnect comprising:
  • four lines operable to couple the to-switch port processor of the input/output module to an associated multipoint topology controller of the switch control module;
  • two lines operable to couple the from-switch port processor of the input/output module to an associated multipoint topology controller of the switch control module; and
  • one line operable to couple the to-switch port processor of the input/output module to the bandwidth arbiter of the switch control module.
  • 21. The input/output module of claim 13, further comprising:
  • a redundant data interconnect coupled to the to-switch port processor and the from-switch port processor, the redundant data interconnect operable to couple to a switch fabric of a redundant switch control module; and
  • a redundant control interconnect coupled to the to-switch port processor and the from-switch port processor, the redundant control interconnect operable to couple to a bandwidth arbiter of a redundant switch control module.
  • 22. The input/output module of claim 21, wherein the redundant data interconnect comprises:
  • two lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the redundant switch control module; and
  • two lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the redundant switch control module.
  • 23. The input/output module of claim 21, wherein the redundant data interconnect comprises:
  • two differential emitter coupled logic lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the redundant switch control module; and
  • two differential emitter coupled logic lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the redundant switch control module.
  • 24. The input/output module of claim 21, wherein the redundant switch control module further comprises a plurality of multipoint topology controllers coupled to the bandwidth arbiter of the redundant switch control module, each multipoint topology controller operable to couple to at least one input/output module, the redundant control interconnect comprising:
  • four lines operable to couple the to-switch port processor of the input/output module to an associated multipoint topology controller of the redundant switch control module;
  • two lines operable to couple the from-switch port processor of the input/output module to this associated multipoint topology controller of the redundant switch control module; and
  • one line operable to couple the to-switch port processor of the input/output module to the bandwidth arbiter of the redundant switch control module.
  • 25. An input/output module operable to couple to a switch control module having a switch fabric, the input/output module comprising:
  • a cell flow processor operable to receive and transfer information;
  • a data interconnect coupled to the cell flow processor, the data interconnect operable to couple to the switch fabric of the switch control module;
  • a control interconnect coupled to the cell flow processor, the control interconnect operable to couple to the switch fabric; and
  • wherein the data interconnect includes two lines operable to couple a to-switch port processor of the input/output module to the switch fabric of the switch control module, and two lines operable to couple a from-switch port processor of the input/output module to the switch fabric of the switch control module.
  • 26. The input/output module of claim 25, further comprising:
  • a redundant data interconnect coupled to the cell flow processor, the redundant data interconnect operable to couple to a switch fabric of a redundant switch control module; and
  • a redundant control interconnect coupled to the cell flow processor, the redundant data interconnect operable to couple to a switch fabric of a redundant switch control module.
  • 27. The input/output module of claim 25, further comprising a line interface.
  • 28. The input/output module of claim 27, wherein the line interface is operable to convert information received from an access technology into a core cell transfer format.
  • 29. The input/output module of claim 27, wherein the access technology comprises frame relay.
  • 30. The input/output module of claim 27, wherein the access technology comprises asynchronous transfer mode.
  • 31. The input/output module of claim 27, wherein the core cell transfer format comprises asynchronous transfer mode.
  • 32. The input/output module of claim 25, further comprising a line interface having a physical interface, a network interworking interface, and a connectivity engine.
  • 33. A switch control module operable to couple to a plurality of input/output modules, the switch control module comprising:
  • a data crossbar operable to transfer information from a first crossbar input to any of a plurality of crossbar outputs;
  • a bandwidth arbiter operable to control mapping of the data crossbar;
  • a plurality of data interconnects coupled to the data crossbar, each data interconnect operable to couple to a corresponding input/output module;
  • a plurality of control interconnects coupled to the bandwidth arbiter, each control interconnect operable to couple to a corresponding input/output module, wherein each input/output module includes a to-switch port processor and a from-switch port processor; and
  • wherein each data interconnect comprises:
  • two lines coupled to the data crossbar of the switch control module, the two lines operable to couple to the to-switch port processor of the corresponding input/output module; and
  • two lines coupled to the data crossbar of the switch control module, the two lines operable to couple to the from-switch port processor of the corresponding input/output module.
  • 34. The switch control module of claim 33, wherein each input/output module comprises a to-switch port processor and a from-switch port processor, each data interconnect comprises:
  • two differential emitter coupled logic lines coupled to the data crossbar of the switch control module, the two lines operable to couple to the to-switch port processor of the corresponding input/output module; and
  • two differential emitter coupled logic lines coupled to the data crossbar of the switch control module, the two lines operable to couple to the from-switch port processor of the corresponding input/output module.
  • 35. The switch control module of claim 33, further comprising a plurality of multipoint topology controllers coupled to a bandwidth arbiter each multipoint topology controller operable to support point and multipoint to point and multipoint communications among the plurality of input/output modules, the bandwidth arbiter operable to control mapping of the data crossbar to support communications among the multipoint topology controllers and the input/output modules, each control interconnect comprises:
  • four lines operable to couple the to-switch port processor of the corresponding input/output module to an associated multipoint topology controller of the switch control module;
  • two lines operable to couple the from-switch port processor of the corresponding input/output module to the associated multipoint topology controller of the switch control module; and
  • one line operable to couple the to-switch port processor of the corresponding input/output module to the bandwidth arbiter of the switch control module.
  • 36. The switch control module of claim 33, further comprising:
  • a to-switch port processor operable to receive information from any of the plurality of input/output modules;
  • a from-switch port processor operable to provide information to any of the plurality of input/output modules;
  • a redundant data interconnect coupled to the to-switch port processor and the from-switch port processor, the redundant data interconnect operable to couple to a data crossbar of a redundant switch control module; and
  • a redundant control interconnect coupled to the to-switch port processor and the from-switch port processor, the redundant control interconnect operable to couple to a bandwidth arbiter of the redundant switch control module.
  • 37. The switch control module of claim 36, wherein the redundant data interconnect comprises:
  • two lines operable to couple the to-switch port processor of the switch control module to the data crossbar of the redundant switch control module; and
  • two lines operable to couple the from-switch port processor of the switch control module to the data crossbar of the redundant switch control module.
  • 38. The switch control module of claim 36, wherein the redundant data interconnect comprises:
  • two differential emitter coupled logic lines operable to couple the to-switch port processor of the switch control module to the data crossbar of the redundant switch control module; and
  • two differential emitter coupled logic lines operable to couple the from-switch port processor of the switch control module to the data crossbar of the redundant switch control module.
  • 39. The switch control module of claim 36, wherein the redundant switch control module further comprises a plurality of multipoint topology controllers coupled to a bandwidth arbiter of the redundant control module, the redundant control interconnect comprising:
  • four lines operable to couple the to-switch port processor of the input/output module to an associated multipoint topology controller of the redundant switch control module;
  • two lines operable to couple the from-switch port processor of the input/output module to the associated multipoint topology controller of the redundant switch control module; and
  • one line operable to couple the to-switch port processor of the input/output module to the bandwidth arbiter of the redundant switch control module.
  • 40. An input/output module operable to couple to a switch control module having a switch fabric, the input/output module comprising:
  • a to-switch port processor;
  • a from-switch port processor;
  • a line interface coupled to the to-switch port processor and the from-switch port processor, the line interface operable to convert information received from an access technology into a core cell transfer format for delivery to the to-switch port processor, the line interface further operable to convert information in a core cell transfer format received from the from-switch port processor into a format for the access technology;
  • a data interconnect coupled to the to-switch processor and the from-switch processor, the data interconnect comprising two differential emitter coupled logic lines operable to couple the to-switch port processor of the input/output module to the switch fabric of the switch control module, the data interconnect further comprising two differential emitter coupled logic lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the switch control module; and
  • a control interconnect coupled to the to-switch port processor and the from-switch port processor, the control interconnect comprising four lines operable to couple the to-switch port processor of the input/output module to a multipoint topology controller in the switch fabric of the switch control module, the control interconnect further comprising two lines operable to couple the from-switch port processor of the input/output module to the multipoint topology controller of the switch control module, the control interconnect further comprising one line operable to couple the to-switch port process of the input/output module to a bandwidth arbiter in the switch fabric of the switch control module.
  • 41. The input/output module of claim 40, wherein the line interface comprises a physical interface, a network interworking interface, and a connectivity engine.
  • 42. The input/output module of claim 40, wherein the access technology comprises frame relay.
  • 43. The input/output module of claim 40, wherein the access technology comprises asynchronous transfer mode.
  • 44. The input/output module of claim 40, wherein the core cell transfer format comprises asynchronous transfer mode.
  • 45. The input/output module of claim 40, further comprising:
  • a serializer coupled to the to-switch port processor, the serializer operable to convert an n-bit word received from the to-switch port processor into serial data for transmission using the data interconnect; and
  • a deserializer coupled to the from-switch port processor, the deserializer operable to convert the serial data received from the data interconnect into an n-bit word for delivery to the from-switch port processor.
  • 46. The input/output module of claim 40, further comprising:
  • a redundant data interconnect coupled to the to-switch port processor and the from-switch port processor, the redundant data interconnect comprising two differential emitter coupled logic lines operable to couple the to-switch port processor of the input/output module to a switch fabric of a redundant switch control module, the redundant data interconnect further comprising two differential emitter coupled logic lines operable to couple the from-switch port processor of the input/output module to the switch fabric of the redundant switch control module; and
  • a redundant control interconnect coupled to the to-switch port processor and the from-switch port processor, the redundant control interconnect comprising four lines operable to couple the to-switch port processor of the input/output module to a multipoint topology controller in the switch fabric of the redundant switch control module, the control interconnect further comprising two lines operable to couple the from-switch port processor of the input/output module to the multipoint topology controller of the redundant switch control module, the control interconnect further comprising one line operable to couple the to-switch port processor of the input/output module to a bandwidth arbiter in the switch fabric of the redundant switch control module.
  • 47. A communication device, comprising:
  • a switch control module having a switch fabric;
  • a plurality of input/output modules operable to receive and transfer information;
  • a plurality of serial control interconnects, each said serial control interconnect operable to couple a respective one of said plurality of input/output modules to said switch control module; and
  • a plurality of serial data interconnects, each said serial data interconnect operable to couple a respective one of said plurality of input/output modules to said switch control module.
  • 48. The communication device of claim 47, wherein each of said plurality of serial data interconnects includes a receive line pair and a transmit line pair.
  • 49. The communication device of claim 47, wherein said serial data interconnect communicates at least one serial bit stream.
  • 50. The communication device of claim 47, wherein said serial control interface communicates at least one serial bit stream.
  • 51. The communication device of claim 47, each of said input/output modules further comprising:
  • a serializer for converting an n-bit data word received from a port processor into a serial bit stream for transmission over said serial data interconnect.
  • 52. The communications device of claim 47, each of said input/output modules further comprising:
  • a deserializer for converting a bit stream received from said serial data interconnect into an n-bit data word for presentation to a port processor.
  • 53. The communications device of claim 47, wherein said serial control interconnect conveys flow control information.
  • 54. The communications device of claim 47, wherein said serial control interconnect conveys bandwidth requests and grants.
  • 55. The communications device of claim 47, wherein said serial control interconnect conveys queue numbers.
  • 56. An input/output module operable to couple to a switch control module having a switch fabric, the input/output module comprising:
  • a line interface operable to receive and transmit information;
  • a serial control interconnect, said serial control interconnect operable to couple said input/output module to said switch control module; and
  • a serial data interconnect, said serial data interconnect operable to couple said input/output module to said switch control module.
  • 57. The input/output module of claim 56, wherein said serial data interconnect includes a receive line pair and a transmit line pair.
  • 58. The input/output module of claim 56, wherein said serial data interconnect communicates at least one serial bit stream.
  • 59. The input/output module of claim 56, wherein said serial control interface communicates at least one serial bit stream.
  • 60. The input/output module of claim 56, further comprising:
  • a serializer for converting an n-bit data word received from a port processor into a serial bit stream for transmission over said serial data interconnect.
  • 61. The input/output module of claim 56, further comprising:
  • a deserializer for converting a bit stream received from said serial data interconnect into an n-bit data word for presentation to a port processor.
  • 62. The input/output module of claim 56, wherein said serial control interconnect conveys flow control information.
  • 63. The input/output module of claim 56, wherein said serial control interconnect conveys bandwidth requests and grants.
  • 64. The input/output module of claim 56, wherein said serial control interconnect conveys queue numbers.
  • 65. A switch control module having a switch fabric, said switch control module operable to couple to a plurality of input/output modules, said plurality of input/output modules operable to receive and transfer information, said switch control module comprising;
  • a plurality of serial control interconnects, each said serial control interconnect operable to couple a respective one of said plurality of input/output modules to said switch control module; and
  • a plurality of serial data interconnects, each said serial data interconnect operable to couple a respective one of said plurality of input/output modules to said switch control module.
  • 66. The switch control module of claim 65, wherein each of said plurality of serial data interconnects includes a receive line pair and a transmit line pair.
  • 67. The switch control module of claim 65, wherein said serial data interconnect is operable to communicate at least one serial bit stream.
  • 68. The switch control module of claim 65, wherein said serial control interface is operable to communicate at least one serial bit stream.
  • 69. The switch control module of claim 65, wherein said serial control interconnect is operable to convey flow control information.
  • 70. The switch control module of claim 65, wherein said serial control interconnect is operable to convey bandwidth requests and grants.
  • 71. The switch control module of claim 65, wherein said serial control interconnect is operable to convey queue numbers.
  • 72. A method of transferring data and control signals in a communication device, said communication device including a plurality of input/output modules and a switch control module having a switching fabric, comprising:
  • receiving a plurality of serial bit streams of control information by said switch control module from respective ones of said plurality of input/output modules; and
  • receiving a plurality of serial bit streams of data information by said switch control module from respective ones of said plurality of input/output modules.
  • 73. The method of claim 72, further comprising converting at least one n-bit data word received from a port processor into one of said serial bit streams.
  • 74. The method of claim 72, wherein said serial bit streams of control information convey flow control information.
  • 75. The method of claim 72, wherein said serial bit streams of control information convey bandwidth requests and grants.
  • 76. The method of claim 72, wherein said serial bit streams of control information convey queue numbers.
  • 77. A system for interconnecting a plurality of input/output modules, a switch control module, and a redundant switch control module, comprising:
  • a first plurality of serial interconnects operable to transfer information between respective ones of said plurality of input/output modules and said switch control module; and
  • a second plurality of serial interconnects operable to transfer information between respective ones of said plurality of input/output modules and said redundant switch control module; and a redundant interconnect operable to transfer information between a cell flow processor on said switch control module and a switch fabric of said redundant switch control module.
  • 78. The system of claim 77, further comprising a second redundant interconnect operable to transfer data units between a cell processor on said redundant switch control module and a switch fabric of said switch control module.
  • 79. The system of claim 77, wherein said cell flow processor on said switch control module communicates over said redundant interconnect in substantially the same manner as one of said plurality of input/output modules.
  • 80. The system of claim 77, wherein said cell flow processor on said redundant switch control module communicates over said second redundant interconnect in substantially the same manner as one of said plurality of input/output modules.
RELATED APPLICATIONS

This application claims the benefit of United States Provisional Application Ser. No. 60/001,498, filed Jul. 19, 1995.

US Referenced Citations (269)
Number Name Date Kind
3804991 Hammond et al. Apr 1974
3974343 Cheney et al. Aug 1976
4069399 Barrett et al. Jan 1978
4084228 Dufond et al. Apr 1978
4240143 Bessemer et al. Dec 1980
4603382 Cole et al. Jul 1986
4715030 Koch et al. Dec 1987
4727537 Nichols Feb 1988
4737953 Koch et al. Apr 1988
4748658 Gopal et al. May 1988
4797881 Ben-Artzi Jan 1989
4821034 Anderson et al. Apr 1989
4837761 Isono et al. Jun 1989
4849968 Turner Jul 1989
4870641 Pattavina Sep 1989
4872157 Hemmady et al. Oct 1989
4872159 Hemmady et al. Oct 1989
4872160 Hemmady et al. Oct 1989
4872197 Pemmaraju Oct 1989
4878216 Yunoki Oct 1989
4893302 Hemmady et al. Jan 1990
4893307 McKay et al. Jan 1990
4894824 Hemmady et al. Jan 1990
4897833 Kent et al. Jan 1990
4897841 Gang, Jr. Jan 1990
4899333 Roediger Feb 1990
4920531 Isono et al. Apr 1990
4922503 Leone May 1990
4933938 Sheehy Jun 1990
4942574 Zelle Jul 1990
4947390 Sheehy Aug 1990
4953157 Franklin et al. Aug 1990
4956839 Torii et al. Sep 1990
4958341 Hemmady et al. Sep 1990
4979100 Makris et al. Dec 1990
4993018 Hajikano et al. Feb 1991
5014192 Mansfield et al. May 1991
5021949 Morten et al. Jun 1991
5029164 Goldstein et al. Jul 1991
5060228 Tsutsui et al. Oct 1991
5067123 Hyodo et al. Nov 1991
5070498 Kakuma et al. Dec 1991
5083269 Syobatake et al. Jan 1992
5084867 Tachibana et al. Jan 1992
5084871 Carn et al. Jan 1992
5090011 Fukuta et al. Feb 1992
5090024 Vander Mey et al. Feb 1992
5093827 Franklin et al. Mar 1992
5093912 Dong et al. Mar 1992
5115429 Hluchyj et al. May 1992
5119369 Tanabe et al. Jun 1992
5119372 Verbeek Jun 1992
5128932 Li Jul 1992
5130975 Akata Jul 1992
5130982 Ash et al. Jul 1992
5132966 Hayano et al. Jul 1992
5146474 Nagler et al. Sep 1992
5146560 Goldberg et al. Sep 1992
5146587 Francisco Sep 1992
5150358 Punj et al. Sep 1992
5151897 Suzuki Sep 1992
5157657 Potter et al. Oct 1992
5163045 Caram et al. Nov 1992
5163046 Hahne et al. Nov 1992
5179556 Turner Jan 1993
5179558 Thacker et al. Jan 1993
5185743 Murayama et al. Feb 1993
5191578 Lee Mar 1993
5191582 Upp Mar 1993
5191652 Dias et al. Mar 1993
5193151 Jain Mar 1993
5197067 Fujimoto et al. Mar 1993
5198808 Kudo Mar 1993
5199027 Barri Mar 1993
5239539 Uchida et al. Aug 1993
5253247 Hirose et al. Oct 1993
5253248 Dravida et al. Oct 1993
5255264 Cotton et al. Oct 1993
5255266 Watanabe et al. Oct 1993
5257311 Naito et al. Oct 1993
5258979 Oomuro et al. Nov 1993
5265088 Takigawa et al. Nov 1993
5267232 Katsube et al. Nov 1993
5268897 Komine et al. Dec 1993
5271010 Miyake et al. Dec 1993
5272697 Fraser et al. Dec 1993
5274641 Shobatake et al. Dec 1993
5274768 Traw et al. Dec 1993
5280469 Taniguchi et al. Jan 1994
5280470 Buhrke et al. Jan 1994
5282201 Frank et al. Jan 1994
5283788 Morita et al. Feb 1994
5285446 Yonehara Feb 1994
5287349 Hyodo et al. Feb 1994
5287535 Sakagawa et al. Feb 1994
5289462 Ahmadi et al. Feb 1994
5289463 Mobasser Feb 1994
5289470 Chang et al. Feb 1994
5291481 Doshi et al. Mar 1994
5291482 McHarg et al. Mar 1994
5295134 Yoshimura et al. Mar 1994
5301055 Bagchi et al. Apr 1994
5301184 Uriu et al. Apr 1994
5301190 Tsukuda et al. Apr 1994
5301193 Toyofuku et al. Apr 1994
5303232 Faulk, Jr. Apr 1994
5305311 Lyles Apr 1994
5309431 Tominaga et al. May 1994
5309438 Nakajima May 1994
5311586 Bogart et al. May 1994
5313454 Bustini et al. May 1994
5313458 Suzuki May 1994
5315586 Charvillat May 1994
5319638 Lin Jun 1994
5321695 Proctor et al. Jun 1994
5323389 Bitz et al. Jun 1994
5333131 Tanabe et al. Jul 1994
5333134 Ishibashi et al. Jul 1994
5335222 Kamoi et al. Aug 1994
5335325 Frank et al. Aug 1994
5339310 Taniguchi Aug 1994
5339317 Tanaka et al. Aug 1994
5339318 Tanaka et al. Aug 1994
5341366 Soumiya et al. Aug 1994
5341373 Ishibashi et al. Aug 1994
5341376 Yamashita Aug 1994
5341483 Frank et al. Aug 1994
5345229 Olnowich et al. Sep 1994
5350906 Brody et al. Sep 1994
5355372 Sengupta et al. Oct 1994
5357506 Sugawara Oct 1994
5357507 Hughes et al. Oct 1994
5357508 Le Boudec et al. Oct 1994
5357510 Norizuki et al. Oct 1994
5359600 Ueda et al. Oct 1994
5361251 Aihara et al. Nov 1994
5361372 Rege et al. Nov 1994
5363433 Isono Nov 1994
5363497 Baker et al. Nov 1994
5365514 Hershey et al. Nov 1994
5369570 Parad Nov 1994
5371893 Price et al. Dec 1994
5373504 Tanaka et al. Dec 1994
5375117 Morita et al. Dec 1994
5377262 Bales et al. Dec 1994
5377327 Jain et al. Dec 1994
5379297 Glover et al. Jan 1995
5379418 Shimazaki et al. Jan 1995
5390174 Jugel Feb 1995
5390175 Hiller et al. Feb 1995
5392280 Zheng Feb 1995
5392402 Robrock, II Feb 1995
5394396 Yoshimura et al. Feb 1995
5394397 Yanagi et al. Feb 1995
5396491 Newman Mar 1995
5398235 Tsuzuki et al. Mar 1995
5400337 Munter Mar 1995
5402415 Turner Mar 1995
5412648 Fan May 1995
5414703 Sakaue et al. May 1995
5418942 Krawchuk et al. May 1995
5420858 Marshall et al. May 1995
5420988 Elliott May 1995
5422879 Parsons et al. Jun 1995
5425021 Derby et al. Jun 1995
5425026 Mori Jun 1995
5426635 Mitra et la. Jun 1995
5432713 Takeo et al. Jul 1995
5432784 Ozveren Jul 1995
5432785 Ahmed et al. Jul 1995
5432908 Heddes et al. Jul 1995
5436886 McGill Jul 1995
5436893 Barnett Jul 1995
5440547 Easki et al. Aug 1995
5444702 Burnett et al. Aug 1995
5446733 Tsuruoka Aug 1995
5446737 Cidon et al. Aug 1995
5446738 Kim et al. Aug 1995
5448559 Hayter et al. Sep 1995
5448621 Knudsen Sep 1995
5450406 Esaki et al. Sep 1995
5452296 Shimizu Sep 1995
5454299 Thessin et al. Oct 1995
5455820 Yamada Oct 1995
5455825 Lauer et al. Oct 1995
5457687 Newman Oct 1995
5459743 Fukuda et al. Oct 1995
5461611 Drake, Jr. et al. Oct 1995
5463620 Sriram Oct 1995
5463629 Ko Oct 1995
5463775 DeWitt et al. Oct 1995
5465331 Yang et al. Nov 1995
5465365 Winterbottom Nov 1995
5469003 Kean Nov 1995
5473608 Gagne et al. Dec 1995
5475679 Mjnter Dec 1995
5479401 Bitz et al. Dec 1995
5479402 Hata et al. Dec 1995
5483526 Ben-Nun et al. Jan 1996
5485453 Wahlman et al. Jan 1996
5485455 Dobbins et al. Jan 1996
5487063 Kakuma et al. Jan 1996
5488606 Kakuma et al. Jan 1996
5491691 Shtayer et al. Feb 1996
5491694 Oliver et al. Feb 1996
5493566 Ljungberg et al. Feb 1996
5497369 Wainwright Mar 1996
5499238 Shon Mar 1996
5504741 Yamanaka et al. Apr 1996
5504742 Kakuma et al. Apr 1996
5506834 Sekihata et al. Apr 1996
5506839 Hatta Apr 1996
5506956 Cohen Apr 1996
5509001 Tachibana et al. Apr 1996
5509007 Takashima et al. Apr 1996
5513134 Cooperman et al. Apr 1996
5513178 Tanaka Apr 1996
5513180 Miyake et al. Apr 1996
5515359 Zheng May 1996
5517495 Lund et al. May 1996
5519690 Suzuka et al. May 1996
5521905 Oda et al. May 1996
5521915 Dieudonne et al. May 1996
5521916 Choudhury et al. May 1996
5521917 Watanabe et al. May 1996
5521923 Willmann et al. May 1996
5523999 Takano et al. Jun 1996
5524113 Gaddis Jun 1996
5526344 Diaz et al. Jun 1996
5528588 Bennett et al. Jun 1996
5528590 Iidaka et al. Jun 1996
5528591 Lauer Jun 1996
5530695 Digne et al. Jun 1996
5533009 Chen Jul 1996
5533020 Byrn et al. Jul 1996
5535196 Aihara et al. Jul 1996
5535197 Cotton Jul 1996
5537394 Abe et al. Jul 1996
5541912 Choudhury et al. Jul 1996
5544168 Jeffrey et al. Aug 1996
5544169 Norizuki et al. Aug 1996
5544170 Kasahara Aug 1996
5546389 Wippenbeck et al. Aug 1996
5546391 Hochschild et al. Aug 1996
5546392 Boal et al. Aug 1996
5550821 Akiyoshi Aug 1996
5550823 Irie et al. Aug 1996
5553057 Nakayama Sep 1996
5553068 Aso et al. Sep 1996
5555243 Kakuma et al. Sep 1996
5555265 Kakuma et al. Sep 1996
5557607 Holden Sep 1996
5568479 Watanabe et al. Oct 1996
5570361 Norizuki et al. Oct 1996
5570362 Nishimura Oct 1996
5572522 Calamvokis et al. Nov 1996
5577032 Sone et al. Nov 1996
5577035 Hayter et al. Nov 1996
5577204 Brewer et al. Nov 1996
5583857 Soumiya et al. Dec 1996
5583858 Hanaoka Dec 1996
5583861 Holden Dec 1996
5590132 Ishibashi et al. Dec 1996
5602829 Nie et al. Feb 1997
5610913 Tomonaga et al. Mar 1997
5623405 Isono Apr 1997
5625846 Kobayakawa et al. Apr 1997
5633861 Hanson et al. May 1997
5703875 Burnett Dec 1997
Foreign Referenced Citations (1)
Number Date Country
484943 Mar 1992 JPX
Non-Patent Literature Citations (15)
Entry
Rob Coltun et al., PRP: A P-NNI Routing Protocol Proposal, ATM Forum Technical Committee, ATM-Forum/94-0492, Apr. 28, 1994.
Richard Bubenik et al., Leaf Initiated Join Extensions, ATM Forum Technical Committee, Signalling Subworking Group, ATM Forum 94-0325, Apr. 28, 1994.
Richard Bubenik et al., Requirements For Phase 2 Signaling Protocol, ATM Forum Technical Committee, Signalling Subworking Group, ATM Forum 94-1078, Jan. 1, 1994.
H.T. Kung and K. Chang, Receiver-Oriented Adaptive Buffer Allocation in Credit-Based Flow Control for ATM Networks, Proceedings of INFOCOM '95, Apr. 2-6, 1995, pp. 1-14.
H.T. Kung et al., Credit-Based Flow Control for ATM Networks: Credit Update Protocol, Adaptive Credit Allocation, and Statistical Multiplexing, Proceedings of ACM SIGCOMM '94 Symposium on Communications Architectures, Protocols and Applications, Aug. 31-Sep. 2, 1994, pp. 1-14.
An Ascom Timeplex White Paper, Meeting Critical Requirements with Scalable Enterprise Networking Solutions Based on a Unified ATM Foundation, pp. 1-12, Apr. 1994.-Apr. 1995?
Douglas H. Hunt, ATM Traffic Management--Another Perspective, Business Communications Review, Jul. 1994.
Richard Bubenik et al., Leaf Initiated Join Extensions, Technical Committee, Signalling Subworking Group, ATM Forum/94-0325R1, Jul. 1, 1994.
Douglas H. Hunt et al., Flow Controlled Virtual Connections Proposal for ATM Traffic Management (Revision R2), Traffic Management Subworking Group, ATM Forum/94-0632R2, Aug. 1994.
Flavio Bonomi et al., The Rate-Based Flow Control Framework for the Available Bit Rate ATM Service, IEEE Network, Mar./Apr. 1995, pp. 25-39.
R. Jain, Myths About Congestion Management in High Speed Networks, Internetworking Research and Experience, vol. 3, 101-113 (1992).
Douglas H. Hunt et al., Credit-Based FCVC Proposal for ATM Traffic Management (Revision R1), ATM Forum Technical Committee Traffic Management Subworking Group, ATM-Forum/94-0168R1, Apr. 28, 1994.
Douglas H. Hunt et al., Action Item Status for Credit-Based FCVC Proposal, ATM Forum Technical Committee Traffic Management Subworking Group, ATM-Forum/94-0439, Apr. 28, 1994.
Timothy P. Donahue et al., Arguments in Favor of Continuing Phase 1 as the Initial ATM Forum P-NNI Routing Protocol Implementation, ATM Forum Technical Committee, ATM Forum/94-0460, Apr. 28, 1994.
Richard Bubenick et al., Leaf Initiated Join Extensions, Technical Committee, Signalling Subworking Group, ATM Forum/94-0325, Apr. 28, 1994.