Claims
- 1. A serial interface speech synthesizer system, responsive to a control signal serially encoded to include information corresponding to an address location of a selected speech segment signal, said control signal comprising a series of pulses corresponding to a numerical representation of said selected speech segment signal, said system comprising:
- a signal converter for converting said control signal, coupled via an input port having only a single signal path, to a corresponding multi-bit binary selection signal representing the amount of said pulses in said control signal;
- a synthesis unit, responsive to a trigger signal and coupled to said signal converter, for providing the selected one of a variety of said speech segment signals based on said binary selection signal coupled via an address bus including several parallel signal paths;
- a trigger signal generator, coupled to said synthesis unit and responsive to said control signal coupled via said input port, for processing said control signal to reduce undesired triggering effects in order to provide said trigger signal; and
- an output port, coupled to said synthesis unit, for coupling said speech segment signal from said synthesis unit to a utilization device.
- 2. A serial interface speech synthesizer system as in claim 1, wherein said trigger signal generator also provides a reset signal to said signal converter to reset said signal converter when said trigger signal generator detects a pulse greater than a predetermined threshold level representing the end of said control signal.
- 3. The system of claim 1 wherein said signal converter includes a counter.
- 4. A serial interface speech synthesizer system, comprising:
- a counter, arranged to be reset by a reset signal, for providing a multi-bit binary selection signal in response to a control signal received via an input port having only a single first signal path;
- a synthesis unit, responsive to a trigger signal and coupled to said counter, for providing a selected one of a plurality of speech segment signals based on said binary selection signal coupled via an address bus including several parallel signal paths, and for providing a status signal indicative of the operating state of said synthesis unit;
- a trigger signal generator, coupled to said synthesis unit and responsive to said control signal received via said input port, for processing said control signal to reduce undesired triggering effects in order to provide said trigger signal and to provide said reset signal when said trigger signal generator detects a pulse greater than a predetermined threshold level representing the end of said control signal;
- a control unit, coupled to said counter and said trigger signal generator and responsive to said status signal coupled via a second signal path, for providing said control signal to said input port in a form serially encoded to include said control signal comprising a series of pulses corresponding to a numerical address representation of a selected speech segment signal; and
- an output port, coupled to said synthesis unit, for coupling said selected speech segment signal from said synthesis unit to a utilization device;
- whereby, said control unit requires only said first and second signal paths for control of said synthesizer system.
- 5. A serial interface speech synthesizer system as in claim 4, wherein said synthesis unit is arranged to provide any one of 256 speech segment signals, said address bus includes at least eight signal paths, and said output port is arranged to couple said selected speech segment signal to a utilization device in the form of a speaker effective to provide a sound output wherein different speech segment signals are combined in series to simulate spoken words.
Parent Case Info
This is a continuation of application Ser. No. 08/179,745, filed Jan. 11, 1994 now abandoned.
US Referenced Citations (1)
| Number |
Name |
Date |
Kind |
|
4264783 |
Gagnon |
Apr 1981 |
|
Continuations (1)
|
Number |
Date |
Country |
| Parent |
179745 |
Jan 1994 |
|