Claims
- 1. A serial-parallel-loop charge-coupled device storage means in a semiconductor substrate having a plurality of charge-coupled device cells, each cell having a first phase location and a second phase location associated therewith, the first phase location being defined as a first charge storage region in said substrate responsive to a first phase clock potential applied to an electrode insulated from the first charge storage region and the second phase location being defined as a second charge storage region in said substrate responsive to a second phase clock potential applied to an electrode insulated from the second charge storage region, comprising: a first group of sequentially coupled charge-coupled device cells each cell having a first phase location and a second phase location associated therewith; a second group of charge coupled device cells arranged to form loops, each of said loops beginning at the first phase location of a respective one of said sequentially coupled charge-coupled device cells and ending at the second phase location of said one of said sequentially coupled charge-coupled device cells; and clocking means coupled to said plurality of sequentially coupled charge-coupled device cells and to said plurality of charge-coupled device cells arranged to form loops for effecting shifting of bits of information in the form of charge packets into said first phase locations of said plurality of sequentially coupled charge-coupled device cells at a first clocking rate and effecting shifting of the bits of information from said respective first phase locations into said respective loops and around said loops and into second phase locations of said plurality of sequentially coupled charge-coupled device cells at a second slower clocking rate.
- 2. The series-parallel-loop charge-coupled device means as recited in claim 1 wherein each of said charge-coupled device loops includes a first number of sequentially coupled charge-coupled device cells each having a first phase location and a second phase location.
- 3. The serial-parallel-loop charge-coupled device means as recited in claim 2 wherein the first charge-coupled device cell of each of said loops has its second phase location adjacent the first phase location of its respective charge-coupled device cell of said first group.
- 4. The serial-parallel-loop charge-coupled device means as recited in claim 3 wherein the last charge-coupled device cell of each of said loops has its first phase location adjacent the second phase location of its respective charge-coupled device cell of said first group.
- 5. The serial-parallel-loop charge-coupled device means as recited in claim 3 wherein all of said charge-coupled device cells are two phase charge-coupled device cells.
- 6. The series-parallel-loop charge-coupled device means as recited in claim 5 wherein said clocking means includes a first means overlying the first phase location of said first charge-coupled device of said first group for loading information from an input of said serial-parallel-loop charge-coupled device means into said first phase location of said first charge-coupled device, and further includes second means overlying a portion of the second phase location of said first charge-coupled device adjacent said first phase location of said first charge-coupled device for controllably effecting or inhibiting transfer of information from said first phase location to said adjacent second phase locations of said first charge-coupled device cell in said first group.
- 7. The serial-parallel-loop charge-coupled device means as recited in claim 6 wherein said clocking means further includes third means overlying a remaining portion of said second phase location of said first charge-coupled device cell and also overlying a corresponding portion of the second phase locations of each of the charge-coupled device cells in said first group for effecting timely transfer of information in said second phase locations of said first group to adjacent first phase locations of said first group.
- 8. The serial-parallel-loop charge-coupled device means as recited in claim 6 wherein said second means also overlies corresponding portions of the second phase locations of the remaining charge-coupled device cells in said first group.
- 9. The serial-parallel-loop charge-coupled device means as recited in claim 7 wherein said third means also overlies a portion of the first phase location of the first and last charge-coupled device cells of each of said loops.
- 10. The serial-parallel-loop charge-coupled device means as recited in claim 9 wherein said clocking means further includes fourth means overlying remaining portions of said first phase locations of said first and last charge-coupled device cells of said loops.
- 11. A charge-coupled device memory for storing data having a plurality of charge-coupled device cells in a semiconductor substrate, each charge-coupled device cell having a first and a second phase location, the first phase location being defined as a first charge storage region in the semiconductor substrate responsive to a first phase clock potential applied to an electrode insulated from the first charge storage region and the second phase location being defined as a second charge storage region in the semiconductor substrate responsive to a second phase clock potential applied to an electrode insulated from the second charge storage region, comprising a first plurality of charge-coupled device cells forming a serial input for the memory, and a plurality of storage means coupled to the serial input and each storage means forming a loop storage associated with each of the first plurality of charge-coupled device cells, each of the plurality of storage means having a second plurality of charge-coupled device cells arranged to have a second phase location of one of the second plurality of charge-coupled device cells to be juxtaposed to the first phase location of one of the first plurality of charge-coupled device cells and to have a first phase location of another of the second plurality of charge-coupled device cells to be juxtaposed to the second phase location of the one of the first plurality of charge-coupled device cells, to make use of the first plurality of charge-coupled device cells as a serial output in addition to being a serial input.
- 12. The charge-coupled device memory of claim 11 further including clock means to clock the information through the memory.
- 13. The charge-coupled device memory of claim 12 wherein all of the charge-coupled device cells are two phase charge-coupled device cells.
Parent Case Info
This is a continuation of application Ser. No. 752,760 filed Dec. 20, 1976 and now abandoned.
US Referenced Citations (5)
Non-Patent Literature Citations (1)
Entry |
Sequin, "Two-Dimensional Charge-Transfer Arrays", IEEE J. Solid-State Circuits, vol. SC-9, (6/74) pp. 134-142. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
752760 |
Dec 1976 |
|