Claims
- 1. A biasing arrangement for a pair of junction field effect transistors ("JFETs") comprising:
- an input terminal for connecting to a first reference potential;
- a first and a second JFET, each having a source, a drain, and a gate, said first and second JFET being of a first conductivity type;
- means for connecting the source of said first JFET to said drain of said second JFET;
- means for connecting the source of said second JFET through a resistor to a second reference potential;
- means for connecting the gate of said second JFET to said second reference potential;
- means for connecting the drain of said first JFET to said first reference potential;
- voltage divider means connected between said first reference potential and said second reference potential; and
- means for connecting the gate of said first JFET to a selected point on said voltage divider means.
- 2. A biasing arrangement for a pair of junction field effect transistors ("JFETS") comprising:
- an input terminal connected to a supply voltage;
- a reference voltage;
- a first and second JFET, each having a gate, a source and a drain;
- means for connecting the drain of said first JFET to said supply voltage,
- means for connecting the source of said first JFET to the drain of said second JFET;
- means for connecting the source of said second JFET to said reference voltage; and
- means for holding the voltage on the gate of said first JFET to a first selected value relative to the voltage on the source of said first JFET and for holding the voltage on the gate of said second JFET to a second selected value relative to the voltage on the source of said second JFET, said means for holding comprising
- a first resistor, a second resistor and a third resistor connected in series between said supply voltage and said reference voltage;
- a first operational amplifier and a second operational amplifier, each operational amplifier having a noninverting input lead, an inverted input lead and an output lead; and
- means for connecting the noninverting input lead of said first operational amplifier to the node between said first resistor and said second resistor;
- means for connecting the inverting input lead of said first amplifier to the source of said first JFET;
- means for connecting the output of said first operational amplifier to the gate of said first JFET;
- means for connecting the noninverting input lead of said second operational amplifier to the node between said second resistor and said third resistor;
- means for connecting the inverting input lead of said second operational amplifier to the source of said second JFET, and
- means for connecting the output lead of said second operational amplifier to the gate of said second JFET.
- 3. The biasing arrangement as in claim 2 wherein said means for connecting the source of said second JFET to said reference voltage comprises a fourth resistor.
- 4. The biasing arrangement as in claim 2 wherein said first operational amplifier holds the voltage on the gate of said first JFET to a first selected value relative to the voltage on the source of said first JFET such that the voltage drop from the drain to source of said first JFET equals the voltage drop across said first resistor and wherein said second operational amplifier holds the voltage on the gate of said second JFET to a second selected value relative to the voltage on the source of said second JFET such that the voltage drop from the drain to source of said second JFET equals the voltage drop across said second resistor.
- 5. The biasing arrangement as in claim 2 wherein
- said means for connecting the noninverting input lead of said operational amplifier to the node between said first resistor and said second resistor comprises a first conductive lead; and
- said means for connecting the noninverting input lead of said second operational amplifier to the node between said second resistor and said third resistor comprises a second conductive lead.
- 6. The biases arrangement as in claim 3 wherein
- said means for connecting the inverting input lead of said first operational amplifier to the source of said first JFET comprises a fifth resistor;
- said means for connecting the output lead of said first operational amplifier to the gate of said first JFET comprises a sixth resistor;
- said means for connecting the inverting input lead of said second operational amplifier to the source of said second JFET comprises a seventh resistor; and
- said means for connecting the output lead of said second operational amplifier to the gate of said second JFET comprises an eighth resistor.
Parent Case Info
This application is a continuation of application Ser. No. 06/674,200, filed Nov. 23, 1984, now U.S. Pat. No. 4,596,959.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4241316 |
Knapp |
Dec 1980 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
674200 |
Nov 1984 |
|