Claims
- 1 A method for performing shallow trench isolation during semiconductor fabrication that improves trench corner rounding, the method comprising the steps of:
(a) etching trenches into a silicon substrate between active regions; (b) performing a double liner oxidation process on the trenches; and (c) performing a double sacrificial oxidation process on the active regions, wherein corners of the trenches are rounded in each of the four oxidation processes.
- 2 The method of claim 1 wherein the silicon substrate includes a layer of pad oxide and a masking material that defines active regions and isolation regions on the substrate, step (a) further including the step of:
(i) precleaning the silicon substrate prior to the double liner oxidation, thereby creating undercuts in the pad oxide to expose the trench corners for the subsequent oxidation processes.
- 3 The method of claim 2 wherein step (a) further includes the step of:
(i) removing approximately 100-300 angstroms of the pad oxide.
- 4 The method of claim 2 wherein step (b) further includes the steps of:
(i) performing a first liner oxidation process on the trenches in which a first layer of oxide is grown in the trenches; (ii) removing the first layer of oxide from the trenches; and (iii) performing a second liner oxidation process on the trenches in which a second layer of oxide is grown in the trenches.
- 5 The method of claim 4 wherein prior to step (c), the method further includes the steps of:
depositing an isolation oxide over the substrate; polishing the isolation oxide back so that the isolation oxide is approximately level with the masking material; and removing the masking material.
- 6 The method of claim 5 further including the step of: performing a standard clean on the active regions of the substrate after removing the masking material.
- 7 The method of claim 4 wherein step (c) further includes the steps of:
(i) performing a first sacrificial oxidation process on the substrate in which a first layer of oxide is grown on the substrate; (ii) removing the first layer of oxide from the trenches; and (iii) performing a second sacrificial oxidation process on the substrate in which a second layer of oxide is grown on the substrate.
- 8 The method of claim 7 further including the steps of:
d) continuing with the fabrication process, including patterning a layer of polysilicon over the substrate in the active regions, wherein due to the rounded trench corners, electron leakage between the polysilicon and the silicon substrate is substantially reduced.
- 9 A method for performing shallow trench isolation during semiconductor fabrication that improves trench corner rounding, the method comprising the steps of:
(a) on a silicon substrate having a layer of pad oxide and a masking material that defines active regions and isolation regions on the substrate, etching trenches into the silicon substrate in the isolation regions; (b) performing a first liner oxidation process on the trenches in which a first layer of oxide is grown in the trenches; (c) removing the first layer of oxide from the trenches; (d) performing a second liner oxidation process on the trenches in which a second layer of oxide is grown in the trenches; (e) removing the mask a material; (f) performing a first sacrificial oxidation process on the substrate in which a first layer of oxide is grown on the substrate; (g) removing the first layer of oxide from the substrate; (h) performing a second sacrificial oxidation process on the substrate in which a second layer of oxide is grown on the substrate; and (i) removing the second layer of oxide from the substrate, wherein corners of the trenches are rounded in each of the four oxidation processes.
- 10 The method of claim 9 wherein step (a) further includes the step of:
(i) precleaning the silicon substrate prior to the double liner oxidation, thereby creating undercuts in the pad oxide to expose the trench corners for the subsequent oxidation processes.
- 11 The method of claim 10 further including the steps of:
(j) continuing with the fabrication process, including patterning a layer of polysilicon over the substrate in the active regions, wherein due to the rounded trench corners, electron leakage between the polysilicon and the silicon substrate is substantially reduced.
- 12 The method of claim 11 wherein prior to performing the first sacrificial oxidation process, the method further includes the steps of:
(a) depositing an isolation oxide over the substrate; and (b) polishing the isolation oxide back so that the isolation oxide is approximately level with the masking materia.
- 13 The method of claim 12 further including the step of: performing a standard clean on the active regions of the substrate after removing the masking material.
- 14 A transistor structure in a semiconductor substrate that has isolation regions and active regions at a stage in fabrication processing, comprising:
trenches in the isolation regions of the substrate having walls formed by the substrate in the active regions; a first layer of polysilicon deposited on the active regions; and substantially rounded trench corners adjacent to the first layer of polysilicon that significantly reduces electron leakage between the polysilicon and the substrate in the active regions, thereby improving performance of the transistor structure, wherein the trench corners are formed during fabrication processing by performing a double liner oxidation on the trenches followed by performing a double sacrificial oxidation process.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a Continuation-In-Part claiming priority of co-pending U.S. Patent Application entitled “Shallow Trench Isolation Approach for Improved STI Corner Rounding”, Ser. No. 10/032,631, filed Dec. 27, 2001.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10032631 |
Dec 2001 |
US |
Child |
10277395 |
Oct 2002 |
US |