Claims
- 1. In a computer system comprising:
- a plurality of data processing elements, each of said plurality f data processing elements being capable of sequentially executing a plurality of data processing tasks;
- a processor bus connected to each of said plurality of data processing elements for receiving signals from, and transmitting signals to, said data processing elements;
- a system bus;
- first interface means for connecting said processor bus to said system bus;
- a plurality of shared system resources, each of said plurality of shared resources having a busy and an idle status;
- a peripheral bus connected to each of said plurality of shared resources;
- second interface means for connecting said peripheral bus to said system bus;
- a memory location in one of said plurality of shared resources;
- means for selecting one of said plurality of data processing elements for performing one of said plurality of processing tasks, said selected data processing element including means for generating command codes;
- lock status circuitry in said one shared resources responsive to a first command code generated by said selected data processing element for returning to said selected data processing element a status code stored in said memory location, said status code indicating to said selected processing element the busy and idle status of each of said plurality of shared system resources; and
- lock update circuitry in said one shared resource responsive to a second command code generated by said selected data processing element for storing in said memory location an identifying code identifying one of said plurality of shared system resources which said selected data processing element can use for a subsequent data processing task, said identifying code being calculated in a predetermined manner from said command code and a status code stored in said memory location indicating the busy and idle status of each of said plurality of shared system resources.
- 2. A computer system according to claim 1 wherein said memory location comprises one location of a plurality of memory locations in a read-only memory.
- 3. A computer system according to claim 2 wherein said lock update circuitry operates so that usage of said plurality of shared resources is equal in time.
Government Interests
This application is a continuation, of application Ser. No. 07/294,949, filed Dec. 30, 1988, now abandoned which is a continuation, of application Ser. No. 863,140, filed May. 14, 1986, now abandoned.
US Referenced Citations (14)
Continuations (2)
|
Number |
Date |
Country |
Parent |
294949 |
Dec 1988 |
|
Parent |
863140 |
May 1986 |
|