The present disclosure relates to sigma-delta circuits with Pulse-Width-Modulation (PWM) or PWM-like modulation of the output signal.
The sigma-delta circuit is a “building block” used in innumerable systems. Basically a sigma-delta circuit is a feedback circuit that generates an output digital replica of the difference between two analog input signals and is used in numerous functional circuits designed for specific applications. Most often sigma-delta circuits are used in signal converters from the analog domain to the digital domain and vice versa, in modulators, digital filters and other circuits.
In PWM applications and the like (commonly known as PWM or PWM-like systems), the sigma-delta stage or modulator is upstream of or is associated to a PWM or PWM-like quantizer stage, that in PWM applications substitutes the single bit or multiple bit quantizer that is used for implementing a converter (for example an ADC), and the feedback loop of the sigma-delta architecture is closed by a delay block 1/z, suitable for introducing a delay equal to a fractional value of the period of the PWM signal, as depicted in
An approach disclosed in literature includes prolonging the duration of the pulse to be transferred by a time equal to the minimum transferable pulse and subtracting therefrom, immediately after, a quantity equal to the minimum duration of such a transferable pulse. In this way, an otherwise untransferable analog signal may be correctly transferred in PWM form. This approach is illustrated in
An approach found by the applicant to an inherent inefficiency of known systems is of introducing, upstream the PWM quantizer, that is between the output of the sigma-delta modulator and the input of the PWM or PWM-like quantizer, a second or ancillary sigma-delta stage of any order and architecture, with the function of controlling the minimum dynamic of the sigma-delta modulator. This second sigma-delta stage is input with the output signal of the sigma-delta modulator summed to a signal corresponding to the difference between the input signal and the output signal of the second sigma-delta stage, delayed by a delay block.
The second sigma-delta modulator effectively compensates the quantization error because it processes the difference between its input and a signal proportional to the output. Because of the function of the second sigma-delta stage, a real time quantization is performed when the error is larger than the resolution of the quantization stage or when the input signal is such to generate a non-null output.
In other words, the signal input to the second sigma-delta stage, that may be seen as a second sigma-delta modulator used for controlling the minimum dynamics, is the same signal that is input to the PWM or PWM-like quantizer, the feedback signal is the difference between the signal that is modified for respecting the minimum and maximum pulse width and the unmodified signal that otherwise would reach the input of the PWM or PWM-like quantizer. The PWM or PWM-like quantizer is thus driven by the output of the second sigma-stage control modulator of the minimum dynamics.
Referring to
This additional circuit block contains substantially a second sigma-delta circuit SD
The input dynamics of the modulator is thus significantly increased because of the lowering of the limit of the amplitude of the signal that is correctly transferred to the load. The increase of the input dynamics that is generally achieved is often larger than 20 dB. The following table resumes the results obtained with a sinusoidal input signal with a frequency of 10 kHz.
The effectiveness of the device of this invention has been tested by applying to an input of a first-order sigma-delta modulator with single-bit PWM modulated output, a 10 kHz input sinusoid, the amplitude of which was −80 dB and recording the frequency spectrum of the output signal on the load, with and without an additional sigma-delta modulator stage for controlling the minimum dynamics. The substantial superposition of the two frequency spectra, as clearly observable in
Moreover, when reducing the amplitude of the sinusoidal input signal down to −90 dB, without the second sigma-delta modulator of this invention for controlling the minimum input dynamics, there is no output signal. By contrast, with the introduction of a second sigma-delta modulator according to this disclosure for controlling the minimum dynamics, the input signal is still correctly transferred to the load as depicted in
For a sigma-delta modulator with PWM or PWM like output, it could be important, in case the application requires very low noise figures, to de-correlate the input signal from the PWM quantization noise of the output signal. The so-called dithering technique, that includes adding at the input of the sigma-delta circuit of the modulator a periodic signal of appropriate frequency to the analog input signal has been found to enhance performance in terms of noise figure if the dithering periodic signal is a ramp.
Moreover, it has been found that a notable improvement is obtained when the dither ramp signal that is added to the input analog signal of the sigma-delta modulator with PWM output has an amplitude of the same order of magnitude of the maximum amplitude of the analog input signal. In practice, the best signal/noise ratio and the greatest reduction of disturbing harmonics are attained by injecting a dither signal with the above characteristics.
According to this other aspect of this disclosure at least to a sigma-delta circuit of a modulator that may include one or more sigma-delta circuits in cascade, exemplarily replicated inside the upper rectangular perimeter of
The dither generator generates a ramp signal the amplitude of which can be controlled via any automatic regulation loop commonly used for these purposes, by modifying the reference value written in the latch such to be practically equal to or almost equal to the maximum amplitude of the analog input signal to which the ramp dither signal is added at the input of the sigma-delta circuit. The frequency of the ramp signal can be kept fixed and at a value close or equal to that of the frequency of the PWM modulator or, as an alternative, it may vary randomly within a frequency range centered on the frequency of the PWM modulator, by varying the frequency of the clock signal that drives the counter.
The following table summarizes the results obtained for different amplitudes of the ramp dither signal.
This embodiment of the sigma-delta modulator with PWM output of this disclosure is particularly suitable for improving the performance of a class-D power amplifier of an audio playback system.
Number | Date | Country | Kind |
---|---|---|---|
VA2007A000076 | Oct 2007 | IT | national |