Claims
- 1. A circuit to provide a discrete-time sample stream, the circuit comprising:
a switch to regulate the flow of a signal, the switch controlled by a control signal; a history capacitor coupled to the switch, the history capacitor to integrate the signal when the switch permits the flow of the signal; at least two rotating capacitors coupled in a parallel fashion to the history capacitor, the rotating capacitors to integrate the signal and the signal accumulated on the rotating capacitors is read out to produce a sample; and a feedback signal line coupled to the rotating capacitors.
- 2. The circuit of claim 1, wherein the history capacitor and one of the rotating capacitors is integrating the signal at any given time.
- 3. The circuit of claim 2, wherein the rotating capacitor integrating the signal rotates between available rotating capacitors in the circuit.
- 4. The circuit of claim 1, wherein the signal is transmitted over-the-air.
- 5. The circuit of claim 1, wherein the signal is carried using a wire.
- 6. The circuit of claim 1, wherein the signal is a radio frequency (RF) current.
- 7. The circuit of claim 6, wherein the RF current is provided by a transconductance amplifier.
- 8. The circuit of claim 1, wherein the signal is accumulated on the rotating capacitors as a charge.
- 9. The circuit of claim 1, wherein each rotating capacitor is a bank of M rotating capacitors, where M is an integer number.
- 10. The circuit of claim 9, wherein each rotating capacitor is coupled to a switch that regulates the flow of the signal to the rotating capacitor.
- 11. The circuit of claim 9, wherein only one rotating capacitor in the bank of M rotating capacitors is integrating the signal at any given time.
- 12. The circuit of claim 9, wherein only one rotating capacitor in the circuit is integrating the signal at any given time
- 13. The circuit of claim 1, wherein each rotating capacitor has a capacitance value of CR and the history capacitor has a capacitance value of CH, and the capacitance value of CR is much smaller than the capacitance value of CH.
- 14. The circuit of claim 13, wherein a ratio of CH/CR is greater than 50.
- 15. The circuit of claim 1, wherein each rotating capacitor is controlled by a separate switch coupled to a control signal.
- 16. The circuit of claim 1, wherein the feedback signal line carries feedback information from a point in an additional circuit coupled to the circuit.
- 17. The circuit of claim 16, wherein the rotating capacitors integrate the feedback information carried on the feedback signal line.
- 18. A sigma-delta mixer comprising:
a signal input; a sampling circuit that operates in a discrete-time charge domain, coupled to the signal input, the sampling circuit containing circuitry to convert a signal provided by the signal input into a discrete-time sample stream (DTSS); a discrete-time processing unit coupled to the sampling unit, the discrete time processing unit containing circuitry to filter the discrete-time sample stream; and a feedback signal line coupled to the discrete-time processing unit and the sampling unit, the feedback signal line to carry information outputted by the discrete-time processing unit to the sampling unit.
- 19. The sigma-delta mixer of claim 18, wherein the discrete-time processing unit comprises:
a discrete-time signal processing unit coupled to the sampling circuit, the discrete-time signal processing unit containing circuitry to filter the discrete-time sample stream; and a quantizer coupled to the discrete-time signal processing unit, the quantizer containing circuitry to digitize the filtered discrete-time sample stream.
- 20. The sigma-delta mixer of claim 18, wherein the discrete-time processing unit also contains circuitry to gain control the discrete-time sample stream.
- 21. The sigma-delta mixer of claim 18 further comprising a digital-to-analog converter coupled having an input coupled to the discrete-time processing unit and an output coupled to the feedback signal line, the digital-to-analog converter to convert a digital signal into an analog signal.
- 22. The sigma-delta mixer of claim 18, wherein the sigma-delta mixer operates at radio frequencies.
- 23. The sigma-delta mixer of claim 18, wherein:
the discrete-time processing unit (DTP) comprises:
a discrete-time analog signal processing unit (DTASP) coupled to the sampling unit, the DTASP containing circuitry to filter the DTSS; a quantizer coupled to the DTASP, the quantizer to convert an output produced by the DTASP into a digital value; the sigma-delta mixer further comprising:
a digital-to-analog converter (DAC) coupled to the output of the quantizer, the DAC to convert an output of the quantizer into an analog signal; and a feedback mechanism coupled to the DAC, having an output coupled to the feedback signal line, the feedback mechanism containing circuitry to convert the analog signal produced by the DAC into a feedback signal that is combined with the input signal.
- 24. The sigma-delta mixer of claim 23, wherein the feedback signal is combined with the input signal while it is a continuous-time signal.
- 25. The sigma-delta mixer of claim 23, wherein the feedback signal is combined with the input signal after it has been converted into a DTSS.
- 26. The sigma-delta mixer of claim 23, wherein the analog signal produced by the DAC is a current.
- 27. The sigma-delta mixer of claim 26, wherein the current produced by the DAC can become one of two values.
- 28. The sigma-delta mixer of claim 23, wherein the quantizer is a k-bit quantizer where k is an integer number.
- 29. The sigma-delta mixer of claim 23, wherein the sampling circuit comprises:
a first switch to regulate the flow of the signal, the first switch controlled by a control signal; a history capacitor coupled to the switch, the history capacitor to integrate the signal when the first switch permits the flow of the signal; and at least two rotating capacitors coupled to the first switch and coupled in a parallel fashion to the history capacitor, the rotating capacitors to integrate the signal and the signal accumulated on the rotating capacitors is read out to produce a sample, wherein each rotating capacitor is coupled to a switch that regulates the flow of the signal to the rotating capacitor, the switch regulating each rotating capacitor is controlled by a different control signal.
- 30. The sigma-delta mixer of claim 23, wherein the DTASP comprises:
a switch coupled to the output of the sampling circuit, the switch to regulate the flow of the output of the sampling circuit; a buffer capacitor coupled to the switch, the buffer capacitor to integrate the output of the sampling circuit; and a buffer having a positive input coupled to the buffer capacitor and a negative input coupled to an output of the buffer, the buffer to maintain the input signal.
- 31. The sigma-delta mixer of claim 30, wherein the switch is closed periodically to permit a charge stored on the sampling capacitors to be read out.
- 32. The sigma-delta mixer of claim 31, wherein after the charge is read out from the sampling capacitors, the sampling capacitors are coupled to electrical ground.
- 33. The sigma-delta mixer of claim 32, wherein after the sampling capacitors are coupled to electrical ground, a bias voltage is applied onto the sampling capacitors.
- 34. The sigma-delta mixer of claim 30, wherein the buffer is a continuous time buffer.
- 35. The sigma-delta mixer of claim 34, wherein the buffer can provide a signal gain of greater than one.
- 36. The sigma-delta mixer of claim 23, wherein there are at least two sampling capacitors in the sampling circuit, and the feedback mechanism comprises:
a pre-feedback capacitor coupled to the DAC, the pre-feedback capacitor to integrate the current produced by the DAC and accumulate a charge; and at least two feedback capacitors, one for each sampling capacitor, each feedback capacitor coupled to a switch that is coupled to the pre-feedback capacitor, the feedback capacitor to share the charge on the pre-feedback capacitor when the switch is closed.
- 37. The sigma-delta mixer of claim 36, wherein only one feedback capacitor is coupled to the pre-feedback capacitor at a time.
- 38. The sigma-delta mixer of claim 36, wherein each feedback capacitor is coupled to a sampling capacitor.
- 39. The sigma-delta mixer of claim 23, wherein the feedback mechanism comprises:
a dummy capacitor coupled to a first switch, the dummy capacitor to integrate the current produced by the DAC; a second switch having an input coupled to the output of the DAC and an output coupled to the sampling circuit, the second switch to regulate the current produced by the DAC; a first signal line coupled to the first switch, the first signal line to carry a first signal used to control the first switch; and a second signal line coupled to the second switch, the second signal line to carry a second signal used to control the second switch.
- 40. The sigma-delta mixer of claim 39, wherein the first signal and the second signal are inverses of one another.
- 41. The sigma-delta mixer of claim 40, wherein sampling circuit comprises a third switch to regulate the flow of a current, the third switch controlled by a control signal, and the second signal is the same control signal used to control the third switch in the sampling circuit.
- 42. The sigma-delta mixer of claim 23 further comprising a digital control unit (DCU) coupled to the sampling circuit, the DCU containing circuitry to generate control signals for the sampling circuit.
- 43. The sigma-delta mixer of claim 42, wherein the DCU is also coupled to the feedback mechanism.
- 44. The sigma-delta mixer of claim 42, wherein the DCU is also coupled to the DTASP.
- 45. The sigma-delta mixer of claim 23, wherein the DTASP further contains circuitry to provide gain control for the DTSS.
- 46. The sigma-delta mixer of claim 23 further comprising:
a second DTASP having an input coupled to the sampling circuit, the second DTASP containing circuitry to filter the DTSS; a second history capacitor coupled to an output of the second DTASP and an input of the first DTASP, the second history capacitor to integrate the output of the second DTASP; and a second feedback mechanism having an input coupled to the DAC and an output coupled to the second history capacitor, the second feedback mechanism to convert the current produced by the DAC into a feedback signal that is combined with the output of the second DTASP.
- 47. The sigma-delta mixer of claim 46 further comprising a switch having an input coupled to the output of the second DTASP and an output coupled to the second history capacitor, the switch to regulate the output of the second DTASP.
- 48. The sigma-delta mixer of claim 46 further comprising a digital control unit (DCU) coupled to the sampling circuit and to both the DTASP and the second DTASP, the DCU containing circuitry to generate control signals for the sampling circuit.
Parent Case Info
[0001] This application claims priority to provisional application Serial No. 60/348,902, filed Nov. 26, 2001. The provisional application is incorporated herein by reference as if the application was reproduced in its entirety herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60348902 |
Oct 2001 |
US |