Claims
- 1. A signal-processing circuit formed by CMOS processes, comprising:
- a logarithmically linear scale multiplication type CMOS digital-to-analog converter having a resistor bank which converts an audio range analog input signal applied to the converter into an analog output signal having an amplitude corresponding to digital control data;
- a level detector means for detecting the level of audio range, said level means having a full wave rectifier and an attack and recovery circuit; and
- a logarithmically linear scale analog-to-digital converter which digitizes the output signal from the level detector means and supplies the digitized signal as the above-described digital control data to the multiplication type digital-to-analog converter such that a level of an output signal is a square of a level of said analog signal applied to said converter, said analog-to-digital converter being a successive approximation type converter having a plurality of resistors and switches connected to perform an analog to digital conversion, said switches including switches connected between said resistors and switches connected at intermediate points along said resistors to provide fine or coarse adjustments of the steps.
- 2. The signal-processing circuit of claim 1, further comprising an offset-correcting circuit which corrects the offset of the output signal from the level detector circuit.
- 3. The signal-processing circuit of claim 2, further comprising a control means which, when the input to the level detector circuit is absent, monitors said digital control data while changing the corrected control input to the offset-correcting circuit in a stepwise fashion and which, when the digital control data assume the least values, stops the correction made by the offset-correcting circuit.
- 4. The signal-processing circuit of claim 1, further comprising: a negative feedback circuit including an operational amplifier having an inverting input to which the analog input signal is applied, and wherein the output from the operational amplifier is used as said analog output signal and applied to the signal-processing circuit.
- 5. A signal expansion or compression circuit formed by CMOS processes, comprising:
- a logarithmically linear scale multiplication type CMOS digital-to-analog converter having a resistor bank of resistors and a plurality Of switches connected to said resistor bank with ones of said switches connected between said resisters and others of said switches connected along said resistors to provide rough and fine levels and having an input for receiving an audio range analog signal and having a digital converter which converts an analog signal applied to the converter into an analog output signal having an amplitude corresponding to digital control data;
- a level detector circuit that detects the level of the audio range analog input signal, said level detector circuit including a full wave rectifier and an attack and recovery circuit; and
- an analog-to-digital converter which digitizes the output signal from the level detector circuit and supplies the digitized signal as the above-described digital control data to the multiplication type digital-to-analog converter such that a level of an output signal is a square of a level of said analog signal applied to said converter.
- 6. A signal-processing circuit as claimed in claim 1, wherein said resistor bank comprises a plurality of first resistors connected to one another at junctions and a plurality of parallel connected second resistors connected to junctions of said first resistors, said digital-to-analog converter including a plurality of switches connected to said junctions of said first resistors, and a switch control circuit connected to operate said plurality of switches.
- 7. A signal-processing circuit as claimed in claim 1, wherein said signal-processing circuit is formed on a single circuit chip using CMOS techniques.
- 8. A signal expansion or compression circuit as claimed in claim 5, wherein said resistor bank comprises a plurality of first resistors connected to one another at junctions and a plurality of parallel connected second resistors connected to junctions of said first resistors, said digital-to-analog converter including a plurality of switches connected to said junctions of said first resistors, and a switch control circuit connected to operate said plurality of switches.
- 9. A signal expansion or compression circuit as claimed in claim 5, wherein said signal expansion or compression circuit is formed on a single circuit chip using CMOS techniques.
Priority Claims (1)
Number |
Date |
Country |
Kind |
4-020541 |
Jan 1992 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 08/002,262, filed Jan. 8, 1993, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1-71309 |
Mar 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Analog Devices, Inc.; Analog-Digital Conversion Handbook; .COPYRGT.1986 Analog Devices, Inc.; pp. 117-120. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
02262 |
Jan 1993 |
|